SPRAC21A June 2016 – June 2019 OMAP-L132 , OMAP-L138 , TDA2E , TDA2EG-17 , TDA2HF , TDA2HG , TDA2HV , TDA2LF , TDA2P-ABZ , TDA2P-ACD , TDA2SA , TDA2SG , TDA2SX , TDA3LA , TDA3LX , TDA3MA , TDA3MD , TDA3MV
Figure 38 shows the write operation timing diagram at the Flash.
Figure 38. Back-to-Back Write Operation Timing Diagram Figure 39 shows the asynchronous write operation timing diagram with GPMC signal parameters.
Figure 39. Asynchronous Single Write to a Non-Multiplexed Add/Data Device Table 55 shows the optimum configuration for GPMC timing values for successful write operation. 1 GPMC clock = approximately 3.7 ns. Here “Timeparagranularity” is set as 0x1, which will multiply the configured timing values by 2.
| Signal | Parameter | Description | Value Programmed |
|---|---|---|---|
| Write op | WRACCESSTIME | Address latch + delay from Start access time to first data capture = 0ns + 60 ns = 16 GPMC clock cycles | 0x08 |
| WRCYCLETIME | WRACCESSTIME + Data holding = 34 GPMC clock cycles | 0x11 | |
| nCS | CSONTIME | Assert after address latch | 0x00 |
| CSWROFFTIME | WRACCESSTIME + Data holding = 30 + 4 = 34 GPMC clock cycles | 0x11 | |
| nADV | ADVONTIME | Immediate assert with read cycle | 0x00 |
| ADVOFFTIME | Provide ADV assertion duration of 2 cycles | 0x01 | |
| WE | WEONTIME | Assert after address latch | 0x00 |
| WEOFFTIME | WRACCESSTIME + Data holding | 0x11 |