SPRACU5E June 2021 – October 2025 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
If CPSW3G0, PRU_ICSSG0 and PRU_ICSSG1 are used in the design, see the MDIO interface configuration.
| IOSET | Signal Name | Ball Name | Dual-Voltage IO Supply for IO Group |
|---|---|---|---|
| IOSET1 | MDIO0_MDIO | PRG0_PRU1_GPO18 | VDDSHV1 |
| MDIO0_MDC | PRG0_PRU1_GPO19 | VDDSHV1 | |
| IOSET2 | MDIO0_MDIO | PRG1_MDIO0_MDIO | VDDSHV2 |
| MDIO0_MDC | PRG1_MDIO0_MDC | VDDSHV2 |
| Peripheral Instance | Ball Name/Signal Name | Dual-Voltage IO Supply for IO Group |
|---|---|---|
| PRU_ICSSG0 | PRG0_MDIO0_MDIO | VDDSHV1 |
| PRG0_MDIO0_MDC | VDDSHV1 | |
| PRU_ICSSG1 | PRG1_MDIO0_MDIO | VDDSHV2 |
| PRG1_MDIO0_MDC | VDDSHV2 |
Using the same (single) MDIO to interface to Ethernet PHYs connected on both CPSW3G and PRU_ICSSG is NOT currently recommended or supported.
CPSW3G0, PRU-ICSSG0 and PRU-ICSSG1 instances include dedicated MDIO interface that can be interfaced to the EPHYs.
The recommendation is to connect an external pullup (2.2kΩ (Follow EPHY recommendations), close to the EPHY) for the MDIO0_MDIO (MDIO data) signal.
For the MDIO_MDC, the recommendation is to verify if the EPHY supports internal pull (pulldown).
Before configuring the MDIO interface, see the advisory i2329 MDIO: MDIO interface corruption (CPSW and PRU-ICSS) of the processor-specific silicon errata.