SPRACU5E June 2021 – October 2025 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
The processor families support x1 peripheral instances MMC0. MMC0 supports 8-bit eMMC (MMC0 interface is compliant with the JEDEC eMMC electrical standard v5.1 (JESD84-B51)) interface. eMMC interface implemented internal to the processor is a dedicated hard macro PHY. The MUX MODE, DSIS, and MUX MODE AFTER RESET columns in the Pin Attributes (ALV Package) table of the AM64x data sheet and Pin Attributes (ALV, ALX Packages) table of the AM243x data sheet is blank since the pins (interface) are implemented with a hard macro PHY (does not support pin multiplexing).
For more information on eMMC memory interface, see the following FAQs:
For more information, see the MMC0 - eMMC Interface section of the processor-specific data sheet.