Revision History
Changes from January 30, 2025 to October 31, 2025 (from Revision D (January 2025) to Revision E (October 2025))
- Added section Common Checklist for Use With All Schematic Design
Guidelines and Schematics Review SectionsGo
- Added section Custom Board Schematic Design Implementation Checklist
Sub-Sections DescriptionGo
- (Processor-Specific Information): Added NoteGo
- (Processor Power Architecture): Added NoteGo
- (Discrete Power Devices (DC/DC, LDO) Based Power Architecture):
Added Queries related to Discrete power Architecture FAQ and added more
information about the MCU_PORz inputGo
- (General Recommendations): Added NoteGo
- (Notes About Component Selection): Added NoteGo
- Added NoteGo
- (Peripheral Clock Outputs Series Resistor): Added more
informationGo
- Added section Peripheral Clock Outputs Pulldown
ResistorGo
- Added section EVM or SK Schematic Pages Sequencing (Based on
Functions, Reuse) and EVM or SK Board LayoutGo
- Added section Processor-Specific SDKGo
- (Device Comparison, IOSET and Voltage Conflict): Added information
about voltage conflictGo
- (Note on PADCONFIG Registers): Added Information on PADCONFIG bits
and PADCONFIG registers default values summary FAQGo
- (Custom Board High-Speed Interface Design Guidelines): Added Links
to documents for General High Speed Layout Guidelines FAQGo
- (Processor-Specific Recommendations for Power, Clock, Reset, Boot
and Debug): Added NoteGo
- (MCU_OSC0 (High Frequency) Clock (Internal Oscillator) or LVCMOS
Digital Clock (External Oscillator)): Added Queries regarding MCU_OSC0 LVCMOS
Digital Clock Source FAQ and more information about clock inputGo
- (Processor Reset): Added Processor Reset inputs, Reset Status
Outputs and Connection Recommendations FAQGo
- (External Reset Inputs): Added Processor Reset inputs, Reset Status
Outputs and Connection Recommendations FAQGo
- (Configuration of Boot Modes (for Processor)): Added Supported
bootmode configurations FAQGo
- (Processor Peripherals Power, Interface and Connections): Added
NoteGo
- (DDR Subsystem (DDRSS)): Added DDR4/ LPDDR4 performance difference
and Queries related to passive components values, tolerance, voltage rating
FAQs. Added more information about DDRSSGo
- Added Queries related to passive components values, tolerance,
voltage rating FAQ and more information about MMC0 interfaceGo
- (MMC1 – SD (Secure Digital) Card Interface): Added more information
about MMC1 SD (Secure Digital) Card InterfaceGo
- (Octal Serial Peripheral Interface (OSPI) or Quad Serial Peripheral
Interface (QSPI)): Added Note and more information about OSPI or QSPI
interfaceGo
- (General-Purpose Memory Controller (GPMC)): Added more information
about GPMC interfaceGo
- (External Communication Interface (Ethernet (CPSW3G0 and PRU_ICSSG),
USB2.0, USB3.0 (SERDES0), PCIe (SERDES0), UART and MCAN)): Added
NoteGo
- (USB Type-C): Added Is USB OTG possible without PD controller?
FAQGo
- (Additional Information): Added Queries related to passive
components values, tolerance, voltage rating FAQGo
- (Universal Asynchronous Receiver/Transmitter (UART)): Added Note and
more information about UART interfaceGo
- Added section UART Interface When Not UsedGo
- (Modular Controller Area Network (MCAN) with Full CAN-FD Support):
Added Note and more information about MCAN interfaceGo
- (Multichannel Serial Peripheral Interface (MCSPI)): Added Note, more
information about MCSPI interfaces and referenced required FAQsGo
- Added section Connection of MCSPI Interface SignalsGo
- (Inter-Integrated Circuit (I2C)): Added Note and more information
about I2C interfaceGo
- Added section I2C Interface Signals ConnectionGo
- (General Purpose Input/Output (GPIO)): Added Note, more information
about processor IOs, Queries related to GPIO and Queries related to LVCMOS input
Hysteresis FAQsGo
- (Voltage Monitor Inputs Connection When Used): Added Power OK (POK)
Module Voltages Monitored and Connection recommendations and Queries related to
passive components values, tolerance, voltage rating FAQsGo
- (Voltage Monitor Inputs Connection When Not Used): Added Power OK
(POK) Module Voltages Monitored and Connection recommendations
FAQGo
- (High Frequency Oscillator (MCU_OSC0) Clock Loss Detection): Added
How to Switch Back to External Clock After Clock Loss Detection
FAQGo
- Added section Crystal or External Oscillator
Mal-functionGo
- Added section EVM or SK Specific Circuit Implementation
(Reuse)Go
- (Self-Review of Custom Board Schematic Design): Added
NoteGo
- (Custom Board Layout Notes (Added Near to the Schematic Sections)
and General Guidelines): Links to documents for General High Speed Layout
Guidelines FAQGo
- Added section DDR-MARGIN-FWGo
- Added section Schematics Review (Self) and Schematic Review Request
(Suppliers)Go
- (References): Updated references to all sectionsGo