10 Revision History
Changes from December 10, 2024 to May 7, 2025 (from Revision * (DECEMBER 2024) to Revision A (MAY 2025))
-
Global: Changed the document product status from "Advance Information" to "Production Data"Go
- (Features): Updated the C7x DSP L1 DCache and L1 ICache memory
sizesGo
- (Features): Updated the Functional Safety-Compliant targeted [Automotive] bullets Go
- (Device Comparison): Updated the number of MCAN instances from 2 to
3Go
- (Pin Connectivity Requirements): Updated the connection requirements
for MCU_I2C0 and WKUP_I2C0 balls to allow connecting external pull-down
resistors when selecting a GPIO signal functionGo
- (MCSPI Switching Characteristics - Controller Mode): Changed all
instances of MSPI to MCSPI in table notes 2, 3, 4, and 5Go
- (MMC0 - eMMC/SD/SDIO Interface): Clarified the Default Speed, High
Speed, UHS-I SDR12, and UHS-I SDR25 modes are only available for connectivity to
embedded SDIO devices, and removed the UHS-I SDR50, UHS-I DDR50, and UHS-I
SDR104 modesGo
- (MMC0 DLL Delay Mapping for all Timing Modes): Changed the register
names. Also changed the OTAPDLYENA and OTAPDLYSEL values for Legacy SDR, High
Speed SDR, Default Speed, and High Speed modesGo
- (MMC1/MMC2 DLL Delay Mapping for all Timing Modes): Changed the
register names, and changed the OTAPDLYENA and OTAPDLYSEL values for Default
Speed and High Speed modesGo