SPRSPB5A December 2024 – May 2025 AM62D-Q1
PRODUCTION DATA
For more details about features and additional description information on the device LPDDR4 Memory Interface, see the corresponding subsections within Signal Descriptions and Detailed Description sections.
Table 6-43 and Figure 6-32 present switching characteristics for DDRSS.
| NO. | PARAMETER | DDR TYPE | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| 1 | tc(DDR_CKP/DDR_CKN) | Cycle time, DDR_CKP and DDR_CKN | LPDDR4 | 0.5358(1) | 20 | ns |
Figure 6-32 DDRSS
Switching CharacteristicsFor more information, see DDR Subsystem (DDRSS) section in Memory Controllers chapter in the device TRM.