SPRSPB5A December 2024 – May 2025 AM62D-Q1
PRODUCTION DATA
Table 6-1 defines the maximum operating frequency of the clocks for each device speed grade and Table 6-2 defines the only valid Operating Performance Points (OPPs) for the device subsystem and core clocks.
| Speed Grade |
VDD_CORE (V)(1) |
MAXIMUM OPERATING FREQUENCY (MHz) | MAXIMUM TRANSITION RATE (MT/s)(2) |
|||||
|---|---|---|---|---|---|---|---|---|
| A53SS (Cortex-A53x) |
C7x | MAIN SYSCLK |
MCU R5F / SYSCLK |
DEVICE MANAGER R5F / CLK |
HSM | LPDDR4 | ||
| P | 0.75/0.85 | 1000 | 500 | 500 | 800 / 400 |
800 / 400 |
400 | 3733 |
| R | 0.75 | 1000 | 850 | 500 | 800 / 400 |
800 / 400 |
400 | 3733 |
| 0.85 | 1000 | |||||||
| V | 0.75 | 1250 | 850 | 500 | 800 / 400 |
800 / 400 |
400 | 3733 |
| 0.85 | 1400 | 1000 | ||||||
| OPP | A53SS(1) | C7x | FIXED OPERATING FREQUENCY OPTIONS (MHz)(2) | MT/s(3) | |||
|---|---|---|---|---|---|---|---|
| MAIN SYSCLK |
MCU R5F / SYSCLK |
DEVICE MANAGER R5F / CLK |
HSM | LPDDR4 | |||
| High |
From ARM0 PLL Bypass to Speed Grade Maximum |
From C7x PLL Bypass to Speed Grade Maximum |
500 | 800 / 400 |
800 / 400 |
400 | From DDR PLL Bypass(4) to Speed Grade Maximum |
| Low | 250 | 400 / 200 |
400 / 133 |
133 | |||