SPRUIW7A October 2020 – February 2022
The USB0 port of J7200 SoC is used for USB 2.0 interface in J7200 EVM. The USB1 signals are connected to upstream port of USB 2.0 Hub (TUSB4041IPAPR). The four downstream ports from USB.
Hub are connected are shown below:
The USB0 2.0 signals from J7200 SoC uses 1:2 mux ICs TS3USB221ARSER (for data signals) and SN74CB3Q3257PWR (for control signals) to support both USB0 Type C and USB 2.0 Hub.
Figure 4-25 USB2.0 MUX CircuitThe reference clock to the USB HUB is provided using 24 MHz crystal and also an optional clock input from the Peripheral clock generator using a resistor mux. The default clock source is set to crystal.
Figure 4-26 USB Hub Reference Clock
CircuitThe USB HUB strapping options are provided in Figure 4-27.
Figure 4-27 USB Hub Settings CircuitAnd, the USB ID pin is pulled low to operate the J7 SoC in Host mode.
Figure 4-28 USB1 ID Setting for HUB