제품 상세 정보

DSP type 1 C2x DSP (max) (MHz) 40 CPU 32-bit Rating Military Operating temperature range (°C) -55 to 125
DSP type 1 C2x DSP (max) (MHz) 40 CPU 32-bit Rating Military Operating temperature range (°C) -55 to 125
CPGA (GB) 68 594.3844 mm² 24.38 x 24.38 JLCC (FJ) 68 585.64 mm² 24.2 x 24.2 LCCC (FD) 68 581.2921 mm² 24.11 x 24.11
  • Military Temperature Range
      -55°C to 125°C
  • 100-ns or 80-ns Instruction Cycle Times
  • 544 Words of Programmable On-Chip Data RAM
  • 4K Words of On-Chip Program ROM
  • 128K Words of Data/Program Space
  • 16 Input and 16 Output Channels
  • 16-Bit Parallel Interface
  • Directly Accessible External Data Memory Space
      Global Data Memory Interface
  • 16-Bit Instruction and Data Words
  • 16 × 16-Bit Multiplier With a 32-Bit Product
  • 32-Bit ALU and Accumulator
  • Single-Cycle Multiply/Accumulate Instructions
  • 0 to 16-Bit Scaling Shifter
  • Bit Manipulation and Logical Instructions
  • Instruction Set Support for Floating-Point Operations, Adaptive Filtering, and Extended-Precision Arithmetic
  • Block Moves for Data/Program Management
  • Repeat Instructions for Efficient Use of Program Space
  • Eight Auxiliary Registers and Dedicated Arithmetic Unit for Indirect Addressing
  • Serial Port for Direct Code Interface
  • Synchronization Input for Synchronous Multiprocessor Configurations
  • Wait States for Communication to Slow-Off-Chip Memories/Peripherals
  • On-Chip Timer for Control Operations
  • Three External Maskable User Interrupts
  • Input Pin Polled by Software Branch Instruction
  • 1.6-um CMOS Technology
  • Programmable Output Pin for Signaling External Devices
  • Single 5-V Supply
  • On-Chip Clock Generator
  • Packaging:
    • 68-Pin Leaded Ceramic Chip Carrier (FJ Suffix)
    • 68-Pin Ceramic Grid Array (GB Suffix)
    • 68-Pin Leadless Ceramic Chip Carrier (FD Suffix)

SMJ320 is a trademark of Texas Instruments Incorporated.

  • Military Temperature Range
      -55°C to 125°C
  • 100-ns or 80-ns Instruction Cycle Times
  • 544 Words of Programmable On-Chip Data RAM
  • 4K Words of On-Chip Program ROM
  • 128K Words of Data/Program Space
  • 16 Input and 16 Output Channels
  • 16-Bit Parallel Interface
  • Directly Accessible External Data Memory Space
      Global Data Memory Interface
  • 16-Bit Instruction and Data Words
  • 16 × 16-Bit Multiplier With a 32-Bit Product
  • 32-Bit ALU and Accumulator
  • Single-Cycle Multiply/Accumulate Instructions
  • 0 to 16-Bit Scaling Shifter
  • Bit Manipulation and Logical Instructions
  • Instruction Set Support for Floating-Point Operations, Adaptive Filtering, and Extended-Precision Arithmetic
  • Block Moves for Data/Program Management
  • Repeat Instructions for Efficient Use of Program Space
  • Eight Auxiliary Registers and Dedicated Arithmetic Unit for Indirect Addressing
  • Serial Port for Direct Code Interface
  • Synchronization Input for Synchronous Multiprocessor Configurations
  • Wait States for Communication to Slow-Off-Chip Memories/Peripherals
  • On-Chip Timer for Control Operations
  • Three External Maskable User Interrupts
  • Input Pin Polled by Software Branch Instruction
  • 1.6-um CMOS Technology
  • Programmable Output Pin for Signaling External Devices
  • Single 5-V Supply
  • On-Chip Clock Generator
  • Packaging:
    • 68-Pin Leaded Ceramic Chip Carrier (FJ Suffix)
    • 68-Pin Ceramic Grid Array (GB Suffix)
    • 68-Pin Leadless Ceramic Chip Carrier (FD Suffix)

SMJ320 is a trademark of Texas Instruments Incorporated.

This data sheet provides design documentation for the SMJ320C25 and the SMJ320C25-50 digital signal processor (DSP) devices in the SMJ320™ family of VLSI digital signal processors and peripherals. The SMJ320 family supports a wide range of digital signal processing applications such as tactical communications, guidance, military modems, speech processing, spectrum analysis, audio processing, digital filtering, high-speed control, graphics, and other computation-intensive applications.

Differences between the SMJ320C25 and the SMJ320C25-50 are specifically identified, as in the following paragraph and in the parameter tables on pages 18 through 24 of this data sheet. When not specifically differentiated, the term SMJ320C25 is used to describe both devices.

The SMJ320C25 has a 100-ns instruction cycle time. The SMJ320C25-50 has an 80-ns instruction cycle time. With these fast instruction cycle times and their innovative memory configurations, these devices perform operations necessary for many real-time digital signal processing algorithms. Since most instructions require only one cycle, the SMJ320C25 is capable of executing 12.5 million instructions per second. On-chip data RAM of 544 16-bit words, on-chip program ROM of 4K words, direct addressing of up to 64K words of external data memory space and 64K words of external program memory space, and multiprocessor interface features for sharing global memory minimize unnecessary data transfers to take full advantage of the capabilities of the instruction set.

This data sheet provides design documentation for the SMJ320C25 and the SMJ320C25-50 digital signal processor (DSP) devices in the SMJ320™ family of VLSI digital signal processors and peripherals. The SMJ320 family supports a wide range of digital signal processing applications such as tactical communications, guidance, military modems, speech processing, spectrum analysis, audio processing, digital filtering, high-speed control, graphics, and other computation-intensive applications.

Differences between the SMJ320C25 and the SMJ320C25-50 are specifically identified, as in the following paragraph and in the parameter tables on pages 18 through 24 of this data sheet. When not specifically differentiated, the term SMJ320C25 is used to describe both devices.

The SMJ320C25 has a 100-ns instruction cycle time. The SMJ320C25-50 has an 80-ns instruction cycle time. With these fast instruction cycle times and their innovative memory configurations, these devices perform operations necessary for many real-time digital signal processing algorithms. Since most instructions require only one cycle, the SMJ320C25 is capable of executing 12.5 million instructions per second. On-chip data RAM of 544 16-bit words, on-chip program ROM of 4K words, direct addressing of up to 64K words of external data memory space and 64K words of external program memory space, and multiprocessor interface features for sharing global memory minimize unnecessary data transfers to take full advantage of the capabilities of the instruction set.

다운로드 스크립트와 함께 비디오 보기 동영상

기술 문서

star =TI에서 선정한 이 제품의 인기 문서
검색된 결과가 없습니다. 검색어를 지우고 다시 시도하십시오.
모두 보기6
유형 직함 날짜
* Data sheet SMJ320C25, SMJ320C25-50 Digital Signal Processors datasheet (Rev. D) 2001/10/31
* SMD SMJ320C25 SMD 5962-88619 2016/06/21
Application note Engine Knock Detection Using Spectral Analysis With TMS320C25 or TMS320C30 DSPs 1995/01/01
Application note Setting Up TMS320 DSP Interrupts in 'C' 1994/11/01
Application note Minimizing Quantization Effects Using the TMS320 DSP Family 1994/07/01
User guide TMS320C2x C Source Debugger User's Guide 1991/04/01

설계 및 개발

추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.

설계 툴

PROCESSORS-3P-SEARCH — Arm 기반 MPU, arm 기반 MCU 및 DSP 타사 검색 툴

TI는 여러 회사와의 협력을 통해 TI 프로세서를 사용하여 광범위한 소프트웨어, 툴 및 SOM을 제공해서 생산 단계로 가는 속도를 높이고 있습니다. 이 검색 툴을 다운로드하여 타사 솔루션을 빠르게 검색하고 필요에 맞는 올바른 타사를 찾아보세요. 여기에 나열된 소프트웨어, 툴 및 모듈은 텍사스 인스트루먼트가 아닌 독립적인 타사에서 생산 및 관리하고 있습니다.

검색 툴은 다음과 같이 제품 유형별로 분류되어 있습니다.

  • 툴에는 IDE/컴파일러, 디버그 및 추적, 시뮬레이션 및 모델링 소프트웨어, 플래시 프로그래머가 포함되어 있습니다.
  • OS에는 (...)
패키지 다운로드
CPGA (GB) 68 옵션 보기
JLCC (FJ) 68 옵션 보기
LCCC (FD) 68 옵션 보기

주문 및 품질

포함된 정보:
  • RoHS
  • REACH
  • 디바이스 마킹
  • 납 마감/볼 재질
  • MSL 등급/피크 리플로우
  • MTBF/FIT 예측
  • 물질 성분
  • 인증 요약
  • 지속적인 신뢰성 모니터링
포함된 정보:
  • 팹 위치
  • 조립 위치

권장 제품에는 본 TI 제품과 관련된 매개 변수, 평가 모듈 또는 레퍼런스 디자인이 있을 수 있습니다.

지원 및 교육

TI 엔지니어의 기술 지원을 받을 수 있는 TI E2E™ 포럼

콘텐츠는 TI 및 커뮤니티 기고자에 의해 "있는 그대로" 제공되며 TI의 사양으로 간주되지 않습니다. 사용 약관을 참조하십시오.

품질, 패키징, TI에서 주문하는 데 대한 질문이 있다면 TI 지원을 방문하세요. ​​​​​​​​​​​​​​

동영상