產品詳細資料

Frequency (max) (MHz) 12800 Frequency (min) (MHz) 300 Features 1:4 fanout, Integrated multiplier and divider modes, JESD204B/C SYSREF support, Phase synchronization, Programmable Delay, Programmable phase offset, RF clock distribution, Ultra-low additive jitter Current consumption (mA) 405 Integrated VCO No Operating temperature range (°C) to Rating HiRel Enhanced Product Lock time (µs) (typ) (s) Loop BW dependent
Frequency (max) (MHz) 12800 Frequency (min) (MHz) 300 Features 1:4 fanout, Integrated multiplier and divider modes, JESD204B/C SYSREF support, Phase synchronization, Programmable Delay, Programmable phase offset, RF clock distribution, Ultra-low additive jitter Current consumption (mA) 405 Integrated VCO No Operating temperature range (°C) to Rating HiRel Enhanced Product Lock time (µs) (typ) (s) Loop BW dependent
VQFN (RHA) 40 36 mm² 6 x 6
  • VID #V62/25648
  • Output frequency: 300MHz to 12.8GHz
  • Noiseless adjustable input delay up to 60ps with 1.1ps resolution
  • Individual adjustable output delays up to 55ps with 0.9ps resolution
  • Ultra-low noise
    • Noise floor: –159dBc/Hz at 6GHz output
    • Additive jitter (DC to fCLK): 36fs
    • Additive jitter (100Hz to 100MHz): 10fs
  • Four high-frequency clocks with corresponding SYSREF outputs
    • Shared divide by 1 (Bypass), 2, 3, 4, 5, 6, 7, and 8
    • Shared programmable multiplier x2, x3, x4, x5, x6, x7 and x8
  • LOGICLK output with corresponding SYSREF output
    • On separate divide bank
    • 1, 2, 4 pre-divider
    • 1 (bypass), 2, …, 1023 post divider
    • Second logic clock option with additional divider 1, 2, 4 & 8
  • Six programmable output power levels
  • Synchronized SYSREF clock outputs
    • 508 delay step adjustments of less than 2.5ps at 12.8GHz
    • Generator, repeater and repeater retime modes
    • Windowing feature for SYSREFREQ pins to optimize timing
  • SYNC feature to all divides and multiple devices
  • Operating voltage: 2.5V
  • Operating temperature: –55ºC to +85ºC
  • High Reliability
    • Controlled Baseline
    • One Assembly/Test Site
    • One Fabrication Site
    • Extended Product Life Cycle
    • Product Traceability
  • VID #V62/25648
  • Output frequency: 300MHz to 12.8GHz
  • Noiseless adjustable input delay up to 60ps with 1.1ps resolution
  • Individual adjustable output delays up to 55ps with 0.9ps resolution
  • Ultra-low noise
    • Noise floor: –159dBc/Hz at 6GHz output
    • Additive jitter (DC to fCLK): 36fs
    • Additive jitter (100Hz to 100MHz): 10fs
  • Four high-frequency clocks with corresponding SYSREF outputs
    • Shared divide by 1 (Bypass), 2, 3, 4, 5, 6, 7, and 8
    • Shared programmable multiplier x2, x3, x4, x5, x6, x7 and x8
  • LOGICLK output with corresponding SYSREF output
    • On separate divide bank
    • 1, 2, 4 pre-divider
    • 1 (bypass), 2, …, 1023 post divider
    • Second logic clock option with additional divider 1, 2, 4 & 8
  • Six programmable output power levels
  • Synchronized SYSREF clock outputs
    • 508 delay step adjustments of less than 2.5ps at 12.8GHz
    • Generator, repeater and repeater retime modes
    • Windowing feature for SYSREFREQ pins to optimize timing
  • SYNC feature to all divides and multiple devices
  • Operating voltage: 2.5V
  • Operating temperature: –55ºC to +85ºC
  • High Reliability
    • Controlled Baseline
    • One Assembly/Test Site
    • One Fabrication Site
    • Extended Product Life Cycle
    • Product Traceability

The high frequency capability, extremely low jitter and programmable clock input and output delay of this device, makes a great approach to clock high precision, high-frequency data converters without degradation of signal-to-noise ratio. Each of the four high frequency clock outputs and additional LOGICLK outputs with larger divider range, is paired with a SYSREF output clock signal. The SYSREF signal for JESD204B/C interfaces can either be internally generated or passed in as an input and re-clocked to the device clocks. The noiseless delay adjustment at input path of the high frequency clock input and individual clock output paths insures low skew clocks in multi-channel system. For data converter clocking application, having the jitter of the clock less than the aperture jitter of the data converter is important. In applications where more than four data converters need to be clocked, a variety of cascading architectures can be developed using multiple devices to distribute all the high frequency clocks and SYSREF signals required. This device, combined with an ultra-low noise reference clock source, is an exemplary choice for clocking data converters, especially when sampling above 3GHz.

The high frequency capability, extremely low jitter and programmable clock input and output delay of this device, makes a great approach to clock high precision, high-frequency data converters without degradation of signal-to-noise ratio. Each of the four high frequency clock outputs and additional LOGICLK outputs with larger divider range, is paired with a SYSREF output clock signal. The SYSREF signal for JESD204B/C interfaces can either be internally generated or passed in as an input and re-clocked to the device clocks. The noiseless delay adjustment at input path of the high frequency clock input and individual clock output paths insures low skew clocks in multi-channel system. For data converter clocking application, having the jitter of the clock less than the aperture jitter of the data converter is important. In applications where more than four data converters need to be clocked, a variety of cascading architectures can be developed using multiple devices to distribute all the high frequency clocks and SYSREF signals required. This device, combined with an ultra-low noise reference clock source, is an exemplary choice for clocking data converters, especially when sampling above 3GHz.

下載 觀看有字幕稿的影片 影片

技術文件

star =TI 所選的此產品重要文件
找不到結果。請清除您的搜尋條件,然後再試一次。
檢視所有 2
類型 標題 日期
* Data sheet LMX1205-EP Low-Noise, High-Frequency JESD Buffer/Multiplier/Divider datasheet PDF | HTML 2025年 12月 11日
* Radiation & reliability report LMX1205-EP Enhanced Product Qualification and Reliability Report PDF | HTML 2025年 12月 19日

設計與開發

如需其他條款或必要資源,請按一下下方的任何標題以檢視詳細頁面 (如有)。

封裝 針腳 CAD 符號、佔位空間與 3D 模型
VQFN (RHA) 40 Ultra Librarian

訂購與品質

內含資訊:
  • RoHS
  • REACH
  • 產品標記
  • 鉛塗層/球物料
  • MSL 等級/回焊峰值
  • MTBF/FIT 估算值
  • 材料內容
  • 認證摘要
  • 進行中持續性的可靠性監測
內含資訊:
  • 晶圓廠位置
  • 組裝地點

建議產品可能具有與此 TI 產品相關的參數、評估模組或參考設計。

支援與培訓

內含 TI 工程師技術支援的 TI E2E™ 論壇

內容係由 TI 和社群貢獻者依「現狀」提供,且不構成 TI 規範。檢視使用條款

若有關於品質、封裝或訂購 TI 產品的問題,請參閱 TI 支援。​​​​​​​​​​​​​​

影片