SBASAU7C December 2024 – July 2025 ADC3548 , ADC3549
PRODUCTION DATA
Parallel LVDS is used in decimation bypass mode. All 14 bit of channel A are transmitted on the rising edge of DCLK while 0s are transmitted on the falling edge of DCLK as shown in Figure 8-56.
The output data of ChA on lanes DOUT0/1/2 can be replaced with: