SNAS674C September 2015 – May 2025 LMK61E2
PRODUCTION DATA
Consider a typical wired communications application, like a top-of-rack switch, which needs to clock high data rate 10Gbps or 100Gbps Ethernet PHYs. In such systems, the clock is expected to be available upon power up without the need for any device-level programming. An example of such a clock frequency is 156.25MHz in LVPECL output format.
The Detailed Design Procedure below describes the detailed design procedure to generate the required output frequencies for the above scenario using LMK61E2.