SPRS881K August 2014 – February 2024 TMS320F28374S , TMS320F28375S , TMS320F28375S-Q1 , TMS320F28376S , TMS320F28377S , TMS320F28377S-Q1 , TMS320F28378S , TMS320F28379S
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 7-9 shows a broad view of the peripheral and configuration register accessibility from each bus master. Peripherals within peripheral frames 1 or 2 will all be mapped to the respective secondary master as a group (if SPI is assigned to CPU1.DMA, then McBSP is also assigned to CPU1.DMA).
| PERIPHERALS (BY BUS ACCESS TYPE) | CPU1.DMA | CPU1.CLA1 | CPU1 |
|---|---|---|---|
| Peripheral Frame 1: | Y | Y | Y |
Peripheral Frame 2:
| Y | Y | Y |
| SCI | Y | ||
| I2C | Y | ||
| CAN | Y | ||
| ADC Configuration | Y | Y | |
| EMIF1 | Y | Y | |
| EMIF2 | Y | Y | |
| USB | Y | ||
| Device Capability, Peripheral Reset, Peripheral CPU Select | Y | ||
| GPIO Pin Mapping and Configuration | Y | ||
| Analog System Control | Y | ||
| uPP Message RAMs | Y | Y | |
| Reset Configuration | Y | ||
| Clock and PLL Configuration | Y | ||
| System Configuration (WD, NMIWD, LPM, Peripheral Clock Gating) | Y | ||
| Flash Configuration | Y | ||
| CPU Timers | Y | ||
| DMA and CLA Trigger Source Select | Y | ||
| GPIO Data(2) | Y | Y | |
| ADC Results | Y | Y | Y |