JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The PLL2_NDIV_CLKEN Register supports PLL2 N-Divider enable.Back to Register Map.
| BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
|---|---|---|---|---|
| [7:1] | RSRVD | - | - | Reserved. |
| [0] | PLL2_NDIV_CLKEN | RW | 1 | PLL2 N-Divider Clock Enable. |