JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
| PIN | I/O | TYPE | DESCRIPTION | |
|---|---|---|---|---|
| NAME | NO. | |||
| POWER | ||||
| VDD_CORE | H4 | — | P | 3.3-V power supply for core |
| VDD_IO | H10 | — | P | 1.8-V to 3.3-V power supply for input block |
| VDD_OSC | E11 | — | P | 1.8-V to 3.3-V power supply for OSCout |
| VDD_PLL1 | F9 | — | P | 3.3-V power supply for PLL 1 |
| VDD_PLL2CORE | G3 | — | P | 3.3-V power supply for PLL 2 |
| VDD_PLL2OSC | E3 | — | P | 3.3-V power supply for PLL2 VCO |
| VDDO_0/1 | K2 | — | P | 1.8-V to 3.3-V power supply for CLKout0 and CLKout1 |
| VDDO_2/3 | K5 | — | P | 1.8-V to 3.3-V power supply for CLKout2 and CLKout3 |
| VDDO_4/5 | K8 | — | P | 1.8-V to 3.3-V power supply for CLKout4 and CLKout5 |
| VDDO_6/7 | K10 | — | P | 1.8-V to 3.3-V power supply for CLKout6 and CLKout7 |
| VDDO_8/9 | C10 | — | P | 1.8-V to 3.3-V power supply for CLKout8 and CLKout9 |
| VDDO_10/11 | C8 | — | P | 1.8-V to 3.3-V power supply for CLKout10 and CLKout11 |
| VDDO_12/13 | C5 | — | P | 1.8-V to 3.3-V power supply for CLKout12 and CLKout13 |
| VDDO_14/15 | C2 | — | P | 1.8-V to 3.3-V power supply for CLKout14 and CLKout15 |
| VSS | A2, A5, A8, A11, B2, B5, B8, B11, C3, C4, C6, C7, C9, C11, C12, D2, D6, D7, D8, D9, D11, E2, E5, E6, E7, E8, E10, F2, F3, F5, F6, F7, F8, F10, F11, F12, G4, G5, G6, G7, G8, G9, H3, H5, H6, H7, H8, H9, J3, J4, J5, J6, J7, J8, J9, J10, J11, K3, K4, K6, K7, K9, K11, L2, L5, L8, L11, M2, M5, M8, M11 | — | GND | Die attach pad.
The DAP is an electrical connection and provides a thermal dissipation path. For proper electrical and thermal performance of the device, the DAP must be connected to the PCB ground plane. |
| PLL | ||||
| CTRL_VCXO | D10 | — | Analog | VCXO control output |
| PLL1_CAP | E9 | — | Analog | PLL1 LDO capacitance – 10-µF external |
| PLL2_LDO_CAP | F4 | — | Analog | PLL2 LDO capacitance – 10-µF external |
| PLL2_VCO_LDO_CAP | E4 | — | Analog | PLL2 LDO capacitance – 10-µF external |
| INPUT BLOCK | ||||
| OSCin | A12 | I | Analog | Feedback to PLL1, reference input to PLL2.
Accepts both differential or single-ended (VCXO) |
| OSCin* | B12 | |||
| CLKin_SEL | G10 | I/O | CMOS | Manual reference input selection for PLL1 weak pullup resistor. |
| CLKin0 | G12 | I | Analog | Reference clock input port 0 for PLL1. |
| CLKin0* | G11 | |||
| CLKin1 | H12 | I | Analog | Reference clock input port 1 for PLL1. |
| CLKin1* | H11 | |||
| CLKin2 | J12 | I | Analog | Reference clock input port 2 for PLL1. |
| CLKin2* | K12 | |||
| CLKin3 | L12 | I | Analog | Reference clock input port 3 for PLL1. |
| CLKin3* | M12 | |||
| OUTPUT BLOCK | ||||
| OSCout | D12 | O | Programmable | Buffered output of OSCin port. When using differential output mode, OSCout polarity is reversed from OSCin polarity. |
| OSCout* | E12 | |||
| CLKout0 | J1 | O | Programmable | Differential clock output pair 0. |
| CLKout0* | K1 | |||
| CLKout1 | L1 | O | Programmable | Differential clock output pair 1. |
| CLKout1* | M1 | |||
| CLKout2 | L3 | O | Programmable | Differential clock output pair 2. |
| CLKout2* | M3 | |||
| CLKout3 | L4 | O | Programmable | Differential clock output pair 3. |
| CLKout3* | M4 | |||
| CLKout4 | L6 | O | Programmable | Differential clock output pair 4. |
| CLKout4* | M6 | |||
| CLKout5 | L7 | O | Programmable | Differential clock output pair 5. |
| CLKout5* | M7 | |||
| CLKout6 | M9 | O | Programmable | Differential clock output pair 6. |
| CLKout6* | L9 | |||
| CLKout7 | L10 | O | Programmable | Differential clock output pair 7. |
| CLKout7* | M10 | |||
| CLKout8 | A10 | O | Programmable | Differential clock output pair 8. |
| CLKout8* | B10 | |||
| CLKout9 | A9 | O | Programmable | Differential clock output pair 9. |
| CLKout9* | B9 | |||
| CLKout10 | B7 | O | Programmable | Differential clock output pair 10. |
| CLKout10* | A7 | |||
| CLKout11 | B6 | O | Programmable | Differential clock output pair 11. |
| CLKout11* | A6 | |||
| CLKout12 | B4 | O | Programmable | Differential clock output pair 12. |
| CLKout12* | A4 | |||
| CLKout13 | B3 | O | Programmable | Differential clock output pair 13. |
| CLKout13* | A3 | |||
| CLKout14 | B1 | O | Programmable | Differential clock output pair 14. |
| CLKout14* | A1 | |||
| CLKout15 | D1 | O | Programmable | Differential clock output pair 15. |
| CLKout15* | C1 | |||
| DIGITAL CONTROL / INTERFACES | ||||
| NC | D3, D4, D5 | — | Analog | Do not connect. |
| RESETN | J2 | I | CMOS | Device reset input |
| SCL | G1 | I | CMOS | SPI serial clock. |
| SCS* | H2 | I | CMOS | SPI serial chip select (active low). |
| SDIO | G2 | I/O | CMOS | SPI serial data input and output |
| STATUS0 | E1 | I/O | CMOS | Programmable status pin. See STATUS0/1 and SYNC Pin Functions for more details. |
| STATUS1 | F1 | I/O | CMOS | Programmable status pin. See STATUS0/1 and SYNC Pin Functions for more details. |
| SYNC | H1 | I/O | CMOS | Synchronization of output divider, definition of OSCout divider or programmable status pin. See STATUS0/1 and SYNC Pin Functions for more details. |