JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The OUTCH01CNTRL2 Register controls Output CH0_1 Back to Register Map.
| BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
|---|---|---|---|---|
| [7] | SYSREF_BYP_DYNDIGDLY_GATING_CH0_1 | RW | 0 | Bypass CH0_1 Dynamic Digital Delay Gating |
| [6] | SYSREF_BYP_ANALOGDLY_GATING_CH0_1 | RW | 0 | Bypass CH0_1 Analog Delay Gating |
| [5] | SYNC_EN_CH0_1 | RW | 0 | Output CH0_1 SYNC Enable |
| [4] | HS_EN_CH0_1 | RW | 0 | Output CH0_1 Enable Half-cycle delay |
| [3:2] | DRIV_1_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH1. |
| [1:0] | DRIV_0_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH0. |