JAJSDF8B March 2017 – July 2019 LMK04616
PRODUCTION DATA.
The OUTCH67CNTRL2 Register controls Output CH6_7 Back to Register Map.
| BIT NO. | FIELD | TYPE | RESET | DESCRIPTION |
|---|---|---|---|---|
| [7] | SYSREF_BYP_DYNDIGDLY_GATING_CH6_7 | RW | 0 | Bypass CH6_7 Dynamic Digital Delay Gating |
| [6] | SYSREF_BYP_ANALOGDLY_GATING_CH6_7 | RW | 0 | Bypass CH6_7 Analog Delay Gating |
| [5] | SYNC_EN_CH6_7 | RW | 0 | Output CH6_7 SYNC Enable |
| [4] | HS_EN_CH6_7 | RW | 0 | Output CH6_7 Enable Half-cycle delay |
| [3:2] | DRIV_7_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH7. |
| [1:0] | DRIV_6_SLEW[1:0] | RW | 0x0 | Slew Rate Setting OUTCH6. |