JAJSGP5B
December 2018 – January 2025
DP83825I
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Pin Configuration and Functions
DP83825I Pin Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Timing Diagrams
5.8
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Auto-Negotiation (Speed / Duplex Selection)
6.3.2
Auto-MDIX Resolution
6.3.3
Energy Efficient Ethernet
6.3.3.1
EEE Overview
6.3.3.2
EEE Negotiation
6.3.4
EEE for Legacy MACs Not Supporting 802.3az
6.3.5
Wake-on-LAN Packet Detection
6.3.5.1
Magic Packet Structure
6.3.5.2
Magic Packet Example
6.3.5.3
Wake-on-LAN Configuration and Status
6.3.6
Low Power Modes
6.3.6.1
Active Sleep
6.3.7
IEEE Power Down
6.3.8
Deep Power Down
6.3.9
Reduced Media Independent Interface (RMII)
6.3.10
RMII Repeater Mode
6.3.11
Serial Management Interface
6.3.11.1
Extended Register Space Access
6.3.11.2
Read Operation
6.3.11.3
Write Operation
6.3.12
100BASE-TX
6.3.12.1
100BASE-TX Transmitter
6.3.12.1.1
Code-Group Encoding and Injection
6.3.12.1.2
Scrambler
6.3.12.1.3
NRZ to NRZI Encoder
6.3.12.1.4
Binary to MLT-3 Converter
6.3.12.2
100BASE-TX Receiver
6.3.13
10BASE-Te
6.3.13.1
Squelch
6.3.13.2
Normal Link Pulse Detection and Generation
6.3.13.3
Jabber
6.3.13.4
Active Link Polarity Detection and Correction
6.3.14
Loopback Modes
6.3.14.1
MII Loopback
6.3.14.2
PCS Loopback
6.3.14.3
Digital Loopback
6.3.14.4
Analog Loopback
6.3.14.5
Reverse Loopback
6.3.15
BIST Configurations
6.3.16
Cable Diagnostics
6.3.16.1
TDR
6.3.16.2
Fast Link-Drop Functionality
6.4
Device Functional Modes
6.5
Programming
6.5.1
Straps Configuration
6.5.1.1
Straps for PHY Address
6.6
Device Registers
7
Application and Implementation
7.1
Application Information
7.2
Typical Applications
7.2.1
Design Requirements
7.2.1.1
Clock Requirements
7.2.1.1.1
Oscillator
7.2.1.1.2
Crystal
7.2.2
Detailed Design Procedure
7.2.2.1
RMII Layout Guidelines
7.2.2.2
MDI Layout Guidelines
7.2.2.3
TPI Network Circuit
7.2.2.4
VOD Configuration
7.3
Power Supply Recommendations
7.4
Layout
7.4.1
Layout Guidelines
7.4.1.1
Signal Traces
7.4.1.2
Return Path
7.4.1.3
Transformer Layout
7.4.1.3.1
Transformer Recommendations
7.4.1.4
Capacitive DC Blocking
7.4.1.5
Metal Pour
7.4.1.6
PCB Layer Stacking
7.4.2
Layout Example
8
Device and Documentation Support
8.1
ドキュメントの更新通知を受け取る方法
8.2
サポート・リソース
8.3
Trademarks
8.4
静電気放電に関する注意事項
8.5
用語集
9
Revision History
10
Mechanical, Packaging, and Orderable Information
4
Pin Configuration and Functions
Figure 4-1
DP83825 RMQ Package
24-Pin QFN
Top View