SLAAER4 March 2025 AFE781H1 , AFE782H1 , AFE881H1 , AFE882H1 , DAC8740H , DAC8741H , DAC8742H
The device at the center of the HART-enabled transmitter is the AFE882H1. Figure 2-1 shows a block diagram of the AFE882H1 device.
The block diagram shows many of the features of the device. The AFE882H1 has a 16-bit voltage output DAC used to set the loop current and has an integrated HART modem. The DAC voltage output has a range from 0V to 2.5V. The DAC has user calibration that can adjust for offset and gain error. The DAC also has slew rate control that can slow DAC output transitions. The slew rate control can be used to help shape the output signal for HART testing.
The device also has an internal, 12-bit, multiplexed ADC. ADC measurements of internal nodes of the device can be monitored for programmable alarms for functional safety. An internal precision reference can be used for both the DAC and ADC.
SPI or UART communication can be used to program the device, or a combination of the two can be used for the HART protocol. The device has optional cyclic redundancy check (CRC) for error checking communications and a watchdog timer verify communication connections.