This section describes all of the
necessary connections on the ADC3xRF72 EVM in order. At this time, all power
supplies and signal generators must be powered off.
- Connect USB mini connector to
FTDI Daughter Card.
- On connection LED D1 on
daughter card lights up green, if not the daughter card can be broken
and needs to be inspected.
- Connect low-noise signal
generator to SMA connector J5 (labeled CLK on EVM), this serves as the
high-speed sampling clock to the ADC.
- Set Signal generator to
desired sampling rate of ADC and output power to 9dBm.
- On connection, the signal
generator must be in the off state.
- Connect low-noise signal
generator to SMA connector J12 (labeled LMK CLK on EVM), this serves as the
reference clock source to the ADC EVM.
- Set Signal generator to
match the sampling rate of the device and the output power to 9dBm.
- On connection the signal
generator must be in the off state.
- Connect low-noise signal
generator to SMA connector J1 (labeled INA on EVM), this serves as the analog
input signal to channel A of the ADC.
- Connect 12V 5A to barrel
connector J31.
- Power on all signal generators to
EVM.
- Verify that all signal generators
are also phase locked to each other.
For best performance TI recommends the
use of Bandpass filter for the ADC clock input signals and ADC Analog input signals,
this is to help limit the addition of external noise to the ADC.
There are a number of jumper and
switches on the EVM for advanced control and extended features. For more
information, Section 2.11. For default
operation of the EVM, the switches and jumpers they must be in the following
configuration:
- J19 installed: to power DVDDMEM09
ADC power rail from on board DVDD09 rail
- J20 installed on second option:
Installed to set GPIOVDD level to 1.8V
- J24 installed: Installed to set
ADC and LMK SPI control to come from USB via FTDI chip
- J25 uninstalled: Sets GPIO0,
GPIO1 and PDN_ADC to come from FPGA via FMC connector
- J26 installed: Set range of GPIO
to come from USB
- J27 installed: Set range of GPIO
to come from USB
- J30 installed: Controls Level
Shifting direction
- J34 installed: Selects FPGA
Transceiver reference clock to be supplied by the on board LMK04828 device
- J38 uninstalled: Selects the
source of the ADC’s SYSREF signal to come from LMK04828 device
- J40 installed: Selects the
JESDCLKIN input of the ADC to come from the onboard LMK04828 device
- J45 installed: Selects the HW
reset signal for the ADC to be triggered via the USB
- SW2 UP
- SW3,4,6 DOWN