SLLSFM2A November 2024 – October 2025 TCAN2855-Q1 , TCAN2857-Q1
PRODUCTION DATA
The interrupt block is designed as a push-pull output stage referenced to VCC1 supply. When the TCAN285x-Q1 requires the attention of the processor due to any interrupt-generating event (any unmasked interrupt signalled in the interrupt registers), this pin is pulled low. After the interrupt is cleared the nINT pin is released back to high. A 1ms delay takes place before another interrupt can take place and latch the nINT pin low again. The nINT pin can be configured to toggle instead of being latched low by writing a 1b to nINT_TOG_EN bit at register 8'h1B[0], see Figure 8-17
By default, nINT pin is a global interrupt indicator and is activated for any enabled (unmasked) interrupt in the interrupt registers 8'h51-8'h55, 8'h5A and 8'h5C. If desired, specific interrupts can be masked such that those interrupts do not activate the nINT pin. The interrupts can be masked using the interrupt enable bits in the registers 8'h51-8'h55, 8'h5D and 8'h60. When masked, the interrupt bits are still set in the respective registers but nINT pin does not indicate the masked interrupt.
All interrupts are stored in the respective interrupt registers until cleared by writing 1b (W1C) using SPI.