SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
SPI_IE_0 is shown in Figure 7-67 and described in Table 7-110.
Return to the Summary Table.
Interrupt enable bits for enabling certain interrupts for the INT0 pin. Interrupts that are enabled with be signaled on the INT0 pin. Note that INT0 functionality must be enabled in the INT_CFG register to see output on the pin.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| TXLIE0 | TXAIE0 | RSVD | RXLIE0 | RXFLIE0 | RXNIE0 | ||
| R/W-0h | R/W-0h | R-0h | R/W-0h | R/W-0h | R/W-0h | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | TXLIE0 | R/W | 0h | TX lost message due to full FIFO interrupt enable for INT0
|
| 6 | TXAIE0 | R/W | 0h | TX space available interrupt enable for INT0
|
| 5-3 | RSVD | R | 0h | |
| 2 | RXLIE0 | R/W | 0h | RX overrun/lost message interrupt enable for INT0
|
| 1 | RXFLIE0 | R/W | 0h | RX fill level interrupt enable for INT0
|
| 0 | RXNIE0 | R/W | 0h | RX new message interrupt enable for INT0
|