SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
PWM0_IR is shown in Figure 7-54 and described in Table 7-94.
Return to the Summary Table.
This is a writable mirror of the PWM0_IR register for easy reading and clearing of interrupts
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RSVD | PULSE_OVF | IAS | RC | ||||
| R-0h | R/W1C-0h | R/W1C-0h | R/W1C-0h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-3 | RSVD | R | 0h | Reserved |
| 2 | PULSE_OVF | R/W1C | 0h | Current Pulse Overflow Set when the CUR_PULSE counter overflows 0h = Current pulse counter has not overflowed 1h = Current pulse counter has overflowed |
| 1 | IAS | R/W1C | 0h | Input Auto Stop Interrupt Sets when the input auto stop condition has occurred, if the PWM is configured to immediately stop, then the output will also be stopped (reflected by the RC bit). If PWM is configured to begin the stop ramp on an IAS triggere, then then this interrupt is set immediately when the input condition happens and the RC bit will be set when the output turns off. 0h = Input for IAS has not triggered 1h = Input for IAS has triggered |
| 0 | RC | R/W1C | 0h | PWM Ramp Complete Sets when the ramp has finished.If AS_EN = 1 (auto stop), then this happens when the PWM channel turns off. If AS_EN = 0, then this gets set when the PWM has reached the end value. If IAS_EN = 1 (input auto stop), then this will get set once the PWM output is stopped 0h = PWM channel ramp is not complete 1h = PWM channel ramp is complete |