SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
I2C_STATUS is shown in Figure 7-108 and described in Table 7-152.
Return to the Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| SDA_S | SCL_S | SDA_V | SCL_V | RSVD | IDLE | ||
| RH-0h | RH-0h | RH-Xh | RH-Xh | R-0h | RH-Xh | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | SDA_S | RH | 0h | SDA Stuck
0h = SDA is not stuck 1h = SDA is currently stuck low |
| 6 | SCL_S | RH | 0h | SCL Stuck
0h = SCL is not stuck 1h = SCL is currently stuck low |
| 5 | SDA_V | RH | X | SDA Value
0h = SDA is currently low 1h = SDA is currently high |
| 4 | SCL_V | RH | X | SCL Value
0h = SCL is currently low 1h = SCL is currently high |
| 3-1 | RSVD | R | 0h | |
| 0 | IDLE | RH | X | Whether the I2C IP is idle
0h = I2C IP is busy, a transaction is ongoing 1h = I2C IP is idle |