SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
IO_CFG_1 is shown in Figure 7-35 and described in Table 7-74.
Return to the Summary Table.
GPIO pin mode configuration
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RSVD | GPIO12_CFG | GPIO11_CFG | GPIO10_CFG | GPIO9_CFG | GPIO8_CFG | ||
| R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | ||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-5 | RSVD | R | 0h | |
| 4 | GPIO12_CFG | R/W | 0h | 0h = GPIO function 1h = Special function (SPI CS7 or PWM1 if PWM1 is enabled) |
| 3 | GPIO11_CFG | R/W | 0h | 0h = GPIO function 1h = Special function (SPI CS6 or PWM0 if PWM0 is enabled) |
| 2 | GPIO10_CFG | R/W | 0h | 0h = GPIO function 1h = Special function (SPI CS5 or I2C SDA if I2C is enabled) |
| 1 | GPIO9_CFG | R/W | 0h | 0h = GPIO function 1h = Special function (SPI CS4 or I2C SCL if I2C is enabled) |
| 0 | GPIO8_CFG | R/W | 0h | 0h = GPIO function 1h = Special function (UART RXD) |