SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
PWM0_STATUS is shown in Figure 7-125 and described in Table 7-166.
Return to the Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RSVD | IAS_ACT | BUSY | OEN | ||||
| R-0h | RH-0h | RH-0h | RH-0h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-3 | RSVD | R | 0h | |
| 2 | IAS_ACT | RH | 0h | Input Auto Stop Active Gets set when the GPIO input toggles to the asserted state and will self-clear when the PWM output stops. An RC interrupt bit should be set once the ramp is complete
|
| 1 | BUSY | RH | 0h | Ramp IP Busy
|
| 0 | OEN | RH | 0h | Output Enabled
|