SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
PWM1_IE0 is shown in Figure 7-151 and described in Table 7-194.
Return to the Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RSVD | PULSE_OVF_IE | IAS_IE | RESERVED | ||||
| R-0h | R/W-0h | R/W-0h | R-0h | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-3 | RSVD | R | 0h | Reserved |
| 2 | PULSE_OVF_IE | R/W | 0h | Current Pulse Overflow Set when the CUR_PULSE counter overflows
|
| 1 | IAS_IE | R/W | 0h | Input Auto Stop Interrupt Sets when the input auto stop condition has occurred, if the PWM is configured to immediately stop, then the output will also be stopped (reflected by the RC bit). If PWM is configured to begin the stop ramp on an IAS triggere, then then this interrupt is set immediately when the input condition happens and the RC bit will be set when the output turns off.
|
| 0 | RESERVED | R | 0h |