SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
UART_TX_FIFO is shown in Figure 7-96 and described in Table 7-137.
Return to the Summary Table.
Writes to the UART transmit FIFO will queue bytes of data to send as soon as they are written into the buffer.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| DATA | |||||||
| W-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-0 | DATA | W | 0h | Writing data to this FIFO will begin to shift data out to the UART bus. It's suggested that the user read the UART_TXFS register to see how many spots are available before doing a write. |