SLLSFR8A September 2025 – October 2025 TCAN5102-Q1
ADVANCE INFORMATION
PWM0_END_VAL_LSB is shown in Figure 7-145 and described in Table 7-186.
Return to the Summary Table.
Settings for the varied PWM ending value (target value) if configured to ramp. If configured as static PWM output, this register is used for the integer LSB portion of the frequency divisor.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| END_VAL[7:0] | |||||||
| R/W-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7-0 | END_VAL[7:0] | R/W | 0h | End Value This is a multi-purpose register. PWM 0_CTRL.MODE = Duty Cycle or Static, then this is the integer value of the switching frequency divisor END_VAL[ 7: 0]. If PWM 0_CTRL.MODE = Frequency, then this is the duty cycle value END_VAL[ 7: 0]. If 8-bit mode, then END_VAL/ 256 = duty cycle. If 10-bit mode, then END_VAL/ 1024 = duty cycle |