SLUSF25A
September 2025 – November 2025
UCC27834
,
UCC27884
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Dynamic Electrical Characteristics
5.7
Timing Diagrams
5.8
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Input Stages and Interlock
6.3.2
Undervoltage Lockout (UVLO)
6.3.3
Level Shifter
6.3.4
Output Stage
6.3.5
Low Propagation Delays and Tightly Matched Outputs
6.3.6
HS Node dV/dt
6.3.7
Operation Under Negative HS Voltage Condition
6.4
Device Functional Modes
6.4.1
Input and Output Logic Table
6.4.2
Operation Under 100% Duty Cycle Condition
7
Application and Implementation
7.1
Application Information
7.2
Typical Application
7.2.1
Design Requirements
7.2.2
Detailed Design Procedure
7.2.2.1
Selecting HI and LI Low Pass Filter Components (RHI, RLI, CHI, CLI)
7.2.2.2
Selecting Bootstrap Capacitor (CBOOT)
7.2.2.3
Selecting VDD Bypass Capacitor (CVDD)
7.2.2.4
Selecting Bootstrap Resistor (RBOOT)
7.2.2.5
Selecting Gate Resistor RON/ROFF
7.2.2.6
Selecting Bootstrap Diode
7.2.2.7
Estimate the UCC278X4 Power Losses
7.2.3
Application Curves
7.3
Power Supply Recommendations
7.4
Layout
7.4.1
Layout Guidelines
7.4.2
Layout Example
8
Device and Documentation Support
8.1
Device Support
8.1.1
Third-Party Products Disclaimer
8.2
Documentation Support
8.2.1
Related Documentation
8.3
Receiving Notification of Documentation Updates
8.4
Support Resources
8.5
Trademarks
8.6
Electrostatic Discharge Caution
8.7
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
1
Features
Dual independent inputs for high-side and low-side drivers with interlock (
UCC27834
) or no interlock (
UCC27884
)
Maximum bootstrap voltage: +230V (HB pin)
VDD bias recommended range: 8.5V to 20V
Peak output current: 3.5A source, 4A sink
Fast propagation delay: 29ns typical
Tight propagation delay matching between HO/LO: <5ns maximum
dV/dt immunity: 100V/ns
Low quiescent supply current draw
150µA (typical) on VDD
90µA (typical) on HB
Built-in UVLO protection for both high and low side channels: 8V
Floating channel designed for bootstrap operation
Available in standard SOIC-8 package
All parameters specified over temperature range: –40°C to +150°C