SLVSJC6 December 2025 TPS544B27W
PRODUCTION DATA
Section 7.3.10 lists the memory-mapped registers for the SMBALERT_MASK registers. All register offset addresses not listed in Section 7.3.10 should be considered as reserved locations and the register contents should not be modified.
| Address | Acronym | Register Name | Section |
|---|---|---|---|
| 78h | ALERT_MASK_BYTE | Go | |
| 79h | ALERT_MASK_WORD | Go | |
| 7Ah | ALERT_MASK_VOUT | Go | |
| 7Bh | ALERT_MASK_IOUT | Go | |
| 7Ch | ALERT_MASK_INPUT | Go | |
| 7Dh | ALERT_MASK_TEMPERATURE | Go | |
| 7Eh | ALERT_MASK_CML | Go | |
| 7Fh | ALERT_MASK_OTHER | Go | |
| 80h | ALERT_MASK_MFR_SPECIFIC | Go | |
| CEh | ALERT_MASK_PULSE_CATCHER | Go |
Complex bit access types are encoded to fit into small table cells. Section 7.3.10 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |