SLVUCJ9 February 2023 LP8764-Q1 , TPS6594-Q1
These settings describe how the PMIC output rails are assigned to various system-level states. Also, the default trigger for each system-level state is described. All these settings can be changed though I2C after startup.
| Register Name | Field Name | TPS65941120-Q1 | TPS65941421-Q1 | LP876411B5-Q1 | |||
|---|---|---|---|---|---|---|---|
| Value | Description | Value | Description | Value | Description | ||
| RAIL_SEL_1 | BUCK1_GRP_SEL | 0x2 | SOC rail group | 0x2 | SOC rail group | 0x2 | SOC rail group |
| BUCK2_GRP_SEL | 0x2 | SOC rail group | 0x0 | No group assigned | 0x2 | SOC rail group | |
| BUCK3_GRP_SEL | 0x1 | MCU rail group | 0x2 | SOC rail group | 0x0 | No group assigned | |
| BUCK4_GRP_SEL | 0x0 | No group assigned | 0x1 | MCU rail group | 0x0 | No group assigned | |
| RAIL_SEL_2 | BUCK5_GRP_SEL | 0x1 | MCU rail group | 0x2 | SOC rail group | ||
| LDO1_GRP_SEL | 0x1 | MCU rail group | 0x2 | SOC rail group | |||
| LDO2_GRP_SEL | 0x1 | MCU rail group | 0x1 | MCU rail group | |||
| LDO3_GRP_SEL | 0x1 | MCU rail group | 0x2 | SOC rail group | |||
| RAIL_SEL_3 | LDO4_GRP_SEL | 0x1 | MCU rail group | 0x2 | SOC rail group | ||
| VCCA_GRP_SEL | 0x1 | MCU rail group | 0x1 | MCU rail group | 0x1 | MCU rail group | |
| FSM_TRIG_SEL_1 | MCU_RAIL_TRIG | 0x2 | MCU power error | 0x2 | MCU power error | 0x2 | MCU power error |
| SOC_RAIL_TRIG | 0x3 | SOC power error | 0x3 | SOC power error | 0x3 | SOC power error | |
| OTHER_RAIL_TRIG | 0x3 | SOC power error | 0x3 | SOC power error | 0x3 | SOC power error | |
| SEVERE_ERR_TRIG | 0x0 | Immediate shutdown | 0x0 | Immediate shutdown | 0x0 | Immediate shutdown | |
| FSM_TRIG_SEL_2 | MODERATE_ERR_TRIG | 0x1 | Orderly shutdown | 0x1 | Orderly shutdown | 0x1 | Orderly shutdown |