SPRSP93C November 2024 – December 2025 F29H850TU , F29H859TU-Q1
PRODUCTION DATA
| MODULES/CLOCK DOMAIN | CPU1 | CPU2 | CPU3 | |||
|---|---|---|---|---|---|---|
| IDLE | STANDBY | IDLE | STANDBY | IDLE | STANDBY | |
| CPU1.CLOCK | Active | Gated | N/A | N/A | N/A | N/A |
| CPU2.CLOCK | N/A | N/A | Active | Gated | N/A | N/A |
| CPU3.CLOCK | N/A | N/A | N/A | N/A | Active | Gated |
| Clock to modules Connected to PERx.SYSCLK | Active | Controlled by PERxSYSCONFIG | Active | Controlled by PERxSYSCONFIG | Active | Controlled by PERxSYSCONFIG |
| WD1CLK | Active | Active | Active | Active | Active | Active |
| WD2CLK | Active | Active | Active | Active | Active | Active |
| WD3CLK | Active | Active | Active | Active | Active | Active |
| HSM.SYSCLK | Active | Active | Active | Active | Active | Active |
| M0 RAM Clock | Active | Active | Active | Active | Active | Active |
| Ecat_PHYCLK, Ecat_CLK25, Ecat_CLK100, MCANxBITCLK | Active | Active | Active | Active | Active | Active |