SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
Table 14-4 lists the memory-mapped registers for the PGA_REGS registers. All register offset addresses not listed in Table 14-4 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection | Section |
|---|---|---|---|---|
| 0h | PGACTL | PGA Control Register | EALLOW | Go |
| 2h | PGALOCK | PGA Lock Register | EALLOW | Go |
| 4h | PGAGAIN3TRIM | PGA Gain Trim Register for a gain setting of 3 | EALLOW | Go |
| 5h | PGAGAIN6TRIM | PGA Gain Trim Register for a gain setting of 6 | EALLOW | Go |
| 6h | PGAGAIN12TRIM | PGA Gain Trim Register for a gain setting of 12 | EALLOW | Go |
| 7h | PGAGAIN24TRIM | PGA Gain Trim Register for a gain setting of 24 | EALLOW | Go |
| 8h | PGATYPE | PGA Type Register | Go |
Complex bit access types are encoded to fit into small table cells. Table 14-5 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Write Type | ||
| W | W | Write |
| WSonce | W Sonce | Write Set once |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
| Register Array Variables | ||
| i,j,k,l,m,n | When these variables are used in a register name, an offset, or an address, they refer to the value of a register array where the register is part of a group of repeating registers. The register groups form a hierarchical structure and the array is represented with a formula. | |
| y | When this variable is used in a register name, an offset, or an address it refers to the value of a register array. | |
PGACTL is shown in Figure 14-10 and described in Table 14-6.
Return to the Summary Table.
PGA Control Register
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 |
| RESERVED | |||||||
| R-0h | |||||||
| 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 |
| RESERVED | |||||||
| R-0h | |||||||
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R/W-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| GAIN | FILTRESSEL | PGAEN | |||||
| R/W-0h | R/W-0h | R/W-0h | |||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-16 | RESERVED | R | 0h | Reserved |
| 15-8 | RESERVED | R/W | 0h | Reserved |
| 7-5 | GAIN | R/W | 0h | PGA Gain. 000 x 3 001 x 6 010 x 12 011 x 24 Reset type: SYSRSn |
| 4-1 | FILTRESSEL | R/W | 0h | 0000 Filter disabled (default) 0001 Filter Resistance 200 Ohm 0010 Filter Resistance 160 Ohm 0011 Filter Resistance 130 Ohm 0100 Filter Resistance 100 Ohm 0101 Filter Resistance 80 Ohm 0110 Filter Resistance 50 Ohm Reset type: SYSRSn |
| 0 | PGAEN | R/W | 0h | PGA Enable. 0 PGA is disabled and powered down. 1 PGA is enabled. Reset type: SYSRSn |
PGALOCK is shown in Figure 14-11 and described in Table 14-7.
Return to the Summary Table.
PGA Lock Register
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| RESERVED | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RESERVED | RESERVED | PGAGAIN24TRIM | PGAGAIN12TRIM | PGAGAIN6TRIM | PGAGAIN3TRIM | RESERVED | PGACTL |
| WSonce-0h | R-0h | WSonce-0h | WSonce-0h | WSonce-0h | WSonce-0h | WSonce-0h | WSonce-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15-8 | RESERVED | R | 0h | Reserved |
| 7 | RESERVED | WSonce | 0h | Reserved |
| 6 | RESERVED | R | 0h | Reserved |
| 5 | PGAGAIN24TRIM | WSonce | 0h | 0 Writes to PGAGAIN24TRIM are enabled. 1 Writes to PGAGAIN24TRIM are disabled. Reset type: SYSRSn |
| 4 | PGAGAIN12TRIM | WSonce | 0h | 0 Writes to PGAGAIN12TRIM are enabled. 1 Writes to PGAGAIN12TRIM are disabled. Reset type: SYSRSn |
| 3 | PGAGAIN6TRIM | WSonce | 0h | 0 Writes to PGAGAIN6TRIM are enabled. 1 Writes to PGAGAIN6TRIM are disabled. Reset type: SYSRSn |
| 2 | PGAGAIN3TRIM | WSonce | 0h | 0 Writes to PGAGAIN3TRIM are enabled. 1 Writes to PGAGAIN3TRIM are disabled. Reset type: SYSRSn |
| 1 | RESERVED | WSonce | 0h | Reserved |
| 0 | PGACTL | WSonce | 0h | 0 Writes to PGACTL are enabled. 1 Writes to PGACTL are disabled. Reset type: SYSRSn |
PGAGAIN3TRIM is shown in Figure 14-12 and described in Table 14-8.
Return to the Summary Table.
PGA Gain Trim Register for a gain setting of 3
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| OFFSETTRIM | |||||||
| R/W-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| GAINTRIM | |||||||
| R/W-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15-8 | OFFSETTRIM | R/W | 0h | Offset TRIM value, when Gain setting is 3 Reset type: SYSRSn |
| 7-0 | GAINTRIM | R/W | 0h | Gain TRIM value, when gain setting is 3 Reset type: SYSRSn |
PGAGAIN6TRIM is shown in Figure 14-13 and described in Table 14-9.
Return to the Summary Table.
PGA Gain Trim Register for a gain setting of 6
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| OFFSETTRIM | |||||||
| R/W-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| GAINTRIM | |||||||
| R/W-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15-8 | OFFSETTRIM | R/W | 0h | Offset TRIM value, when Gain setting is 6 Reset type: SYSRSn |
| 7-0 | GAINTRIM | R/W | 0h | Gain TRIM value, when gain setting is 6 Reset type: SYSRSn |
PGAGAIN12TRIM is shown in Figure 14-14 and described in Table 14-10.
Return to the Summary Table.
PGA Gain Trim Register for a gain setting of 12
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| OFFSETTRIM | |||||||
| R/W-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| GAINTRIM | |||||||
| R/W-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15-8 | OFFSETTRIM | R/W | 0h | Offset TRIM value, when Gain setting is 12 Reset type: SYSRSn |
| 7-0 | GAINTRIM | R/W | 0h | Gain TRIM value, when gain setting is 12 Reset type: SYSRSn |
PGAGAIN24TRIM is shown in Figure 14-15 and described in Table 14-11.
Return to the Summary Table.
PGA Gain Trim Register for a gain setting of 24
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| OFFSETTRIM | |||||||
| R/W-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| GAINTRIM | |||||||
| R/W-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15-8 | OFFSETTRIM | R/W | 0h | Offset TRIM value, when Gain setting is 24 Reset type: SYSRSn |
| 7-0 | GAINTRIM | R/W | 0h | Gain TRIM value, when gain setting is 24 Reset type: SYSRSn |
PGATYPE is shown in Figure 14-16 and described in Table 14-12.
Return to the Summary Table.
PGA Type Register
| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
| TYPE | |||||||
| R-0h | |||||||
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| REV | |||||||
| R-0h | |||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15-8 | TYPE | R | 0h | PGA Type. Reset type: SYSRSn |
| 7-0 | REV | R | 0h | PGA Revision. Reset type: SYSRSn |