SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
Table 4-42 and Table 4-43 detail the boot status RAM location and its bit field definitions. When the specific bit field is set, the described event or action has occurred.
| Description | Address |
|---|---|
| BROM_STATUS | 0x0000 0002 |
| Bit | Description |
|---|---|
| 22 | Boot ROM detected a missing clock NMI |
| 21 | Boot ROM detected a RAM bit error NMI |
| 20 | Boot ROM detected a Flash bit error NMI |
| 17 | Boot ROM detected a PIE mismatch |
| 16 | Boot ROM detected an ITRAP |
| 15 | Boot ROM has completed running |
| 13 | Boot ROM handled POR |
| 12 | Boot ROM handled XRS |
| 11 | Boot ROM handled all the resets |
| 10 | POR memory test has completed |
| 9 | DCSM initialization has completed |
| 7 | CAN boot has started |
| 6 | I2C boot has started |
| 5 | SPI boot has started |
| 4 | SCI boot has started |
| 3 | RAM boot has started |
| 2 | Parallel boot has started |
| 1 | Flash boot has started |
| 0 | Boot ROM has started running |