SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
The counter-compare module can generate compare events in all three count modes:
To best illustrate the operation of the first three modes, the timing diagrams in Figure 18-16 through Figure 18-19 show when events are generated and how the EPWMxSYNCI signal interacts.

Figure 18-17 Counter-Compare Events in Down-Count Mode
Figure 18-18 Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 0] Count Down On Synchronization Event
Figure 18-19 Counter-Compare Events In Up-Down-Count Mode, TBCTL[PHSDIR = 1] Count Up On Synchronization Event