SPRUI33H November 2015 – June 2024 TMS320F280040-Q1 , TMS320F280040C-Q1 , TMS320F280041 , TMS320F280041-Q1 , TMS320F280041C , TMS320F280041C-Q1 , TMS320F280045 , TMS320F280048-Q1 , TMS320F280048C-Q1 , TMS320F280049 , TMS320F280049-Q1 , TMS320F280049C , TMS320F280049C-Q1
The SEC inputs can be selected from various signals from in the system to enable debug and system analysis. Figure 11-2 shows the SEC inputs. Each event selector MUX can select from various signals on in the system. These signals are shown in Table 11-1.
Figure 11-2 System Event Counter
Inputs| CTM\STA\STO\RST_INP_SEL | EVENT_INPUT_SELECTED | Polarity | Synchronization Requirement |
|---|---|---|---|
| 0 | EBC1 | High | Disable |
| 1 | EBC2 | High | Disable |
| 2 | EBC3 | High | Disable |
| 3 | EBC4 | High | Disable |
| 4 | EBC5 | High | Disable |
| 5 | EBC6 | High | Disable |
| 6 | EBC7 | High | Disable |
| 7 | EBC8 | High | Disable |
| 8 | COUNTER1_EVENT | High | Disable |
| 9 | COUNTER2_EVENT | High | Disable |
| 10 | COUNTER3_EVENT | High | Disable |
| 11 | COUNTER4_EVENT | High | Disable |
| 12 | PIE_INT1 | High | Disable |
| 13 | PIE_INT2 | High | Disable |
| 14 | PIE_INT3 | High | Disable |
| 15 | PIE_INT4 | High | Disable |
| 16 | PIE_INT5 | High | Disable |
| 17 | PIE_INT6 | High | Disable |
| 18 | PIE_INT7 | High | Disable |
| 19 | PIE_INT8 | High | Disable |
| 20 | PIE_INT9 | High | Disable |
| 21 | PIE_INT10 | High | Disable |
| 22 | PIE_INT11 | High | Disable |
| 23 | PIE_INT12 | High | Disable |
| 24 | CPU1_TINT0 | High | Disable |
| 25 | CPU1_TINT1 | High | Disable |
| 26 | CLA_INTERRUPT1 | High | Disable |
| 27 | CLA_INTERRUPT2 | High | Disable |
| 28 | CLA_INTERRUPT3 | High | Disable |
| 29 | CLA_INTERRUPT4 | High | Disable |
| 30 | CLA_INTERRUPT5 | High | Disable |
| 31 | CLA_INTERRUPT8 | High | Disable |