SPRSP07F June 2017 – December 2019 66AK2G12
PRODUCTION DATA.
Refer to the PDF data sheet for device specific package drawings
| SIGNAL NAME [1] | DESCRIPTION [2] | PIN TYPE [3] | ABY BALL [4] |
|---|---|---|---|
| BOOTCOMPLETE | Arm and DSP boot complete indicator | OZ | Y3 |
| BOOTMODE00(1) | Bootmode pin 00 | I | N23 |
| BOOTMODE01(1) | Bootmode pin 01 | I | P25 |
| BOOTMODE02(1) | Bootmode pin 02 | I | P24 |
| BOOTMODE03(1) | Bootmode pin 03 | I | N24 |
| BOOTMODE04(1) | Bootmode pin 04 | I | T25 |
| BOOTMODE05(1) | Bootmode pin 05 | I | N22 |
| BOOTMODE06(1) | Bootmode pin 06 | I | R24 |
| BOOTMODE07(1) | Bootmode pin 07 | I | P23 |
| BOOTMODE08(1) | Bootmode pin 08 | I | R22 |
| BOOTMODE09(1) | Bootmode pin 09 | I | U25 |
| BOOTMODE10(1) | Bootmode pin 10 | I | P21 |
| BOOTMODE11(1) | Bootmode pin 11 | I | T24 |
| BOOTMODE12(1) | Bootmode pin 12 | I | V25 |
| BOOTMODE13(1) | Bootmode pin 13 | I | U24 |
| BOOTMODE14(1) | Bootmode pin 14 | I | R21 |
| BOOTMODE15(1) | Bootmode pin 15 | I | T22 |
| MAINPLL_OD_SEL(1) | Main PLL output divide | I | W22 |
| BOOT_RSVD(1) | Reserved – This input shall always be pulled to a valid logic low level to insure the proper boot mode is selected | I | V23 |
| NODDR(1) | Bootmode pin for no-DDR use case | I | U23 |
For more information, see chapter Initialization of the Device TRM.