SLDS274A September 2024 – March 2025 DRV81242-Q1
PRODUCTION DATA
| PIN | TYPE | DESCRIPTION | |
|---|---|---|---|
| NAME | NO. | ||
| VM | 20 | P | Analog supply voltage for power stage and protection circuits |
| VM_HS | 9, 16 | P | Independent analog supply voltage for the high-side channels |
VDD | 24 | P | Digital supply voltage for SPI |
GND | 5 | G | Ground pin |
| nSCS | 1 | I | Serial chip select. An active low on this pin enables the serial interface communications. Integrated pull-up to VDD. |
| SCLK | 2 | I | Serial clock input. Serial data is shifted out and captured on the corresponding rising and falling edge on this pin. Integrated pull-down to GND. |
SDI | 3 | I | Serial data input. Data is captured on the falling edge of the SCLK. Integrated pull-down to GND. |
SDO | 4 | O | Serial data output. Data is shifted out on the rising edge of the SCLK. |
nSLEEP | 21 | I | Logic high activates Idle mode. Integrated pull-down to GND. |
IN0 | 23 | I | Connected to channel 2 by default and in Limp Home mode. Integrated pull-down to GND. |
IN1 | 22 | I | Connected to channel 3 by default and in Limp Home mode. Integrated pull-down to GND |
OUT0_LS | 6 | O | Drain of low-side FET (channel 0) |
OUT2_D | 7 | O | Drain of auto configurable FET (channel 2) |
OUT2_S | 8 | O | Source of auto configurable FET (channel 2) |
OUT4_HS | 10 | O | Source of high-side FET (channel 4) |
| OUT6_HS | 11 | O | Source of high-side FET (channel 6) |
OUT7_HS | 14 | O | Source of high-side FET (channel 7) |
OUT5_HS | 15 | O | Source of high-side FET (channel 5) |
OUT3_S | 17 | O | Source of auto configurable FET (channel 3) |
OUT3_D | 18 | O | Drain of auto configurable FET (channel 3) |
OUT1_LS | 19 | O | Drain of low-side FET (channel 1) |
NC | 12, 13 | - | No connect, internally not bonded |
PAD | - | - | Exposed pad. Connect the exposed pad to PCB ground for cooling and EMC. |