Equation 13 shows the
formula to compute the DPLLx_FB_FDEV register value required to meet the specified
DCO frequency step size in ppb (part-per-billion) when DCO mode is enabled for the
DPLL.
Equation 13. DPLLx_FB_FDEV = (Reqd_ppb /
109) × DPLLDEN × fVCOx /
fTDCx
where
- DPLLx_FB_FDEV: Frequency deviation value (0 to
238– 1)
- Reqd_ppb: Required DCO frequency step size (in ppb)
- DPLLDEN: DPLL FB
divider denominator value (1 to 240, register value of 0 =
240)
- fVCOx: VCOx frequency
- fTDCx: TDCx frequency