SNAS918 May 2025 LMK5C23208A
PRODUCTION DATA
Each clock output (OUTx_P and OUTx_N) can be individually configured as a Differential Output driver. OUT0 or OUT1 has the additional capability for two 1.8V or 2.65V LVCMOS Output drivers per output pair. For additional low frequency single-ended clock outputs, GPIO1 and GPIO2 can be configured to replicate any SYSREF/1PPS Output divider output from another differential output pair.
Each output channel has a dedicated internal LDO regulator to provide excellent PSNR and minimize jitter and spurs induced by supply noise. For differential modes, the output clock specifications (such as output swing, phase noise, and jitter) are not sensitive to the VDDO_x voltage because of the internal LDO regulator of the channel.
The OUT0 and OUT1 channels (mux, divider, and drivers) are powered through a single output supply pin (VDDO_0_1). Similarly, OUT3 channel is powered by VDDO_3, OUT5 and OUT6 channels by VDDO_5_6, OUT9 and OUT11 channels by VDDO_9_11, and OUT15 channel by VDDO_15. Each output supply pin must always be powered by 3.3V even if the respective outputs are not used.
Unused clock outputs can be disabled to save power.