SLVSIM2A
June 2025 – August 2025
TPD4S480-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings—JEDEC Specification
5.3
ESD Ratings—IEC Specification
5.4
ESD Ratings—ISO Specification
5.5
Recommended Operating Conditions
5.6
Thermal Information
5.7
Electrical Characteristics
5.8
Timing Requirements
5.9
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
4-Channels of Short-to-VBUS Overvoltage Protection (CC1, CC2, SBU1, SBU2 Pins or CC1, CC2, DP, DM Pins): 63VDC Tolerant
6.3.2
4-Channels of IEC 61000-4-2 ESD Protection (CC1, CC2, SBU1, SBU2 Pins)
6.3.3
CC1, CC2 Overvoltage Protection FETs 600-mA Capable for Passing VCONN Power
6.3.4
CC Dead Battery Resistors Integrated for Handling the Dead Battery Use Case in Mobile Devices
6.3.5
EPR Adapter
6.3.5.1
VBUS Divider
6.3.5.2
EPR Blocking FET Gate Driver
6.4
Device Functional Modes
7
Application and Implementation
7.1
Application Information
7.2
Typical Application
7.3
Design Requirements
7.3.1
EPR Design Requirements
7.4
Detailed Design Procedure
7.4.1
VBIAS Capacitor Selection
7.4.2
CC Line Capacitance
7.4.3
FLT Pin Operation
7.4.4
Dead Battery Operation
7.5
Application Curves
7.6
Power Supply Recommendations
7.7
Layout
7.7.1
Layout Guidelines
7.7.2
Layout Example
8
Device and Documentation Support
8.1
Documentation Support
8.1.1
Related Documentation
8.2
Receiving Notification of Documentation Updates
8.3
Support Resources
8.4
Trademarks
8.5
Electrostatic Discharge Caution
8.6
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RGR|20
MPQF239A
Thermal pad, mechanical data (Package|Pins)
RGR|20
QFND664
Orderable Information
slvsim2a_oa
slvsim2a_pm
1
Features
Qualified for Automotive Applications
AEC-Q100 Qualified With the Following Results:
Device Temperature Grade 2: -40°C to +105°C Ambient Operating Temperature Range
4-channels of short-to-V
BUS
overvoltage protection (CC1, CC2, SBU1, SBU2): 63V
DC
tolerant
4-channels of IEC 61000-4-2 ESD protection (CC1, CC2, SBU1, SBU2)
CC1 and CC2 overvoltage protection FETs for passing V
CONN
power
±65V surge protection on CC pins
+65/-35V surge protection on SBU pins
Integrated VBUS divider circuit with enable for dividing down EPR level V
BUS
Integrated FET driver for control of external EPR blocking FET
CC dead battery resistors integrated for handling dead battery use case
3.5mm x 3.5mm QFN package