SPRAD67D September 2024 – October 2025 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
The processor families (ALV package) support x1 instance of DDRSS. The DDRSS interface supports DDR4 or LPDDR4. Choice of DDR4 or LPDDR4 memory is application or customer dependent as there are differences in latency and burst lengths in each of the memory type.
For additional information, refer below application note:
Sitara AM64x /AM243x Benchmarks
Refer DDR Electrical Characteristics section of the device-specific data sheet for information related to JEDEC compliance. Refer note below from the device-specific data sheet:
The DDRSS interface is compatible with DDR4 devices that are JESD79-4B standard-compliant, and LPDDR4 devices that are JESD209-4B standard-compliant.
For data bus width, inline ECC support, speed and max addressable range selection, see the Memory Subsystem, DDR Subsystem (DDRSS) section in the Features chapter of device-specific data sheet.
The allowed memory configurations for DDR4 interface are 1x 16-bit or 2x 8-bit.
1x 8-bit memory configuration is not allowed or valid configuration.
When using LPDDR4 memory, based on the application requirements, same memory device can be used with the AM64x, AM625 / AM623 / AM620-Q1 / AM625-Q1, AM62A7 / AM62A7-Q1 / AM62A3 / AM62A3-Q1 / AM62A1-Q1, AM62D-Q1, AM62P / AM62P-Q1 and AM62Lx processors due to the availability of 16-bit configuration support.
For connecting the DDRSS signals when not used, see the Pin Connectivity Requirements section of the device-specific data sheet.
For more information on DDR4 or LPDDR4 memory interface, see the following FAQ:
For more information, see the DDR Subsystem (DDRSS) section in the Memory Controllers chapter of the device-specific TRM.
For DDR design guidelines follow below application notes:
AM64x\AM243x DDR Board Design and Layout Guidelines
AM62x, AM62Lx DDR Board Design and Layout Guidelines
AM243x ALX package does not support DDRSS interface.