SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
The configuration registers for the BGCRC can be split into three groups (see Table 6-1):
CFG1 registers are expected to be locked and committed after initial configuration. It is recommended to lock the CFG2 and CFG3 registers after configuration. Figure 6-5 shows the BGCRC execution sequence.
| CFG1 - One Time Configuration Registers |
CFG2 - Periodic Configuration Registers |
CFG3 - Registers Used for Test and Error Management |
|---|---|---|
| BGCRC_CTRL1 | BGCRC_EN | BGCRC_NMICLR |
| BGCRC_WD_CFG | BGCRC_CTRL2 | BGCRC_INTCLR |
| BGCRC_INTEN | BGCRC_START_ADDR | BGCRC_NMIFRC |
| BGCRC_SEED | BGCRC_GOLDEN | BGCRC_INTFRC |
| BGCRC_WD_MIN | ||
| BGCRC_WD_MAX |
Figure 6-5 BGCRC Execution Sequence
Flow