SPRUIZ1B July 2023 – August 2024 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
Table 3-6 provides details on the clock connections of every module present in the device.
| Clock Domain | CPU1 Subsystem | CPU2 Subsystem | Shared Modules |
|---|---|---|---|
| CPUx.CPUCLK | CPU1 | CPU2 | |
| CPU1VCRC | CPU2.VCRC | ||
| CPU1.FPU | CPU2.FPU | ||
| CPU1.TMU | CPU2.TMU | ||
| CPU1.Flash | CPU2.Flash | ||
| CPU1.DCSM | CPU2.DCSM | ||
| CPU1.HWBIST | CPU2.HWBIST | ||
| CPUx.SYSCLK | CPU1.ePIE | CPU2.ePIE | |
| CPU1.LS0-LS9 RAMs | |||
| CPU1.M0-M1 RAMs | CPU2.M0-M1 RAMs | ||
| CPU1.D0-D1 RAMs | D2-D5 RAMs mappable to CPU1 or CPU2 | ||
| CPU1.BootROM | CPU2.BootROM | ||
| CPU1.CLA1 Message RAMs | |||
| CPU1.Timer0-2 | CPU2.Timer0-2 | ||
| CPU1.DMA | CPU2.DMA | ||
| CPU1.XINT | CPU2.XINT | ||
| CPU1.CLA1 | |||
| CPU1.BGCRC | CPU2.BGCRC | ||
| CPU1.ERAD | CPU2.ERAD | ||
| PLLSYSCLK | CPU1.NMIWD | CPU2.NMIWD | GS0-GS4 RAMs |
| GPIO Input Sync and Qual | |||
| IPC | |||
| CPU1 and CPU2 MSG RAMs | |||
| XBARS | |||
| EMIF1 | |||
| AnalogSubsys | |||
| EPWM | |||
| System Control Registers | |||
| PERx.SYSCLK | USB | ADC | |
| CAN | |||
| CMPSS | |||
| DAC | |||
| eCAP | |||
| eQEP | |||
| FSI | |||
| HRCAL | |||
| I2C | |||
| LIN | |||
| MCAN | |||
| PMBUS | |||
| SDFM | |||
| UART-HS | |||
| PERx.LSPCLK | SCI | ||
| SPI | |||
| CAN Bit Clock | CAN | ||
| AUXPLLCLK | USB | ||
| WDCLK (INTOSC1) | CPU1.Watchdog | CPU2.Watchdog |