SPRUJ17I March 2022 – August 2025 AM2631 , AM2631-Q1 , AM2632 , AM2632-Q1 , AM2634 , AM2634-Q1
The goal of the basic high-level programming model is to introduce a top-down approach to users that need to configure the GPMC module.
Figure 13-162 and Table 13-198 through Table 13-199 show a programming model top-level diagram for the GPMC, and a description of each step. Each block of the diagram is described in one of the following sections through a set of registers to configure.
Figure 13-162 Programming Model Top-Level Diagram| Step | Description |
|---|---|
| NOR Memory Type | See Table 13-200. |
| NOR Chip-Select Configuration | See Table 13-201. |
| NOR Timings Configuration | See Table 13-202. |
| WAIT Pin Configuration | See Table 13-210. |
| Enable Chip-Select | See Table 13-211. |
| Step | Description |
|---|---|
| NAND Memory Type | See Table 13-205. |
| NAND Chip-Select Configuration | See Table 13-206. |
| Write Operations (Asynchronous) | See Table 13-207. |
| Read Operations (Asynchronous) | See Table 13-207. |
| ECC Engine | See Table 13-208. |
| Prefetch and Write-Posting Engine | See Table 13-209. |
| WAIT Pin Configuration | See Table 13-210. |
| Enable Chip-Select | See Table 13-211. |