SBASAI9 December 2025 ADS122S14
PRODUCTION DATA
In single-shot conversion mode, the ADC performs one single conversion after the START bit is set to 1b. Setting the START bit while a conversion is ongoing aborts the ongoing conversion and restarts a single new conversion. The STOP bit has no effect in single-shot conversion mode.
Equivalent to continuous-conversion mode, the START bits takes affect at the CS rising edge (4-wire SPI mode), or the last SCLK falling edge (3-wire SPI mode) of the SPI frame where the CONVERSION_CTRL register is written. See the Write Register Command section for details on the SPI frame of a register write command.
Every conversion in single-shot conversion mode is available after the conversion latency period (tLATENCY) plus the optional delay time. If an input step change occurs during the conversion process, the conversion result is not always fully settled. Another subsequent single-shot conversion is required in that case to output a settled conversion result.