SBASAI9 December 2025 ADS112S14 , ADS122S14
PRODUCTION DATA
GPIO3 can be configured as a dedicated DRDY output pin (GPIO3_CFG[1:0] = 10b or 11b, GPIO3_SRC = 1b). DRDY is an active output whether CS is high or low.
DRDY drives high when conversions are started, and drives low when conversion data are ready. DRDY drives back high at the eighth SCLK falling edge of the MSB conversion data read as shown in Figure 7-17. If conversion data are not read, DRDY pulses high tW(DRH) before the next falling edge. Whenever the device is programmed to enter standby mode (STBY_MODE bit = 1b) after conversions stopped, DRDY is driven back high 4 tMOD after transitioning low.
See the DRDY Pin Behavior section for further details on the DRDY pin operation.