SLLSFS6B September   2024  – October 2025 TIOL221

PRODMIX  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 ESD Ratings - IEC Specifications
    4. 5.4 Recommended Operating Conditions
    5. 5.5 Thermal Information
    6. 5.6 Electrical Characteristics
    7. 5.7 Switching Characteristics
    8. 5.8 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagrams
    3. 7.3 Feature Description
      1. 7.3.1  Wake-Up Detection
      2. 7.3.2  Current Limit Configuration
        1. 7.3.2.1 Current Limit Configuration in Pin-Mode
        2. 7.3.2.2 Current Limit Configuration in SPI mode
      3. 7.3.3  CQ Current Fault Detection, Indication and Auto Recovery
      4. 7.3.4  DO Current Fault Detection, Indication and Auto Recovery
      5. 7.3.5  CQ and DI Receivers
      6. 7.3.6  Fault Reporting
        1. 7.3.6.1 Thermal Warning, Thermal Shutdown
      7. 7.3.7  The Integrated Voltage Regulator (LDO)
      8. 7.3.8  Reverse Polarity Protection
      9. 7.3.9  Integrated Surge Protection and Transient Waveform Tolerance
      10. 7.3.10 Undervoltage Lock-Out (UVLO)
      11. 7.3.11 Interrupt Function
    4. 7.4 Device Functional Modes
      1. 7.4.1 CQ and DO Tracking mode
    5. 7.5 SPI Programming
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Driving Capacitive Loads
        2. 8.2.2.2 Driving Inductive Loads
      3. 8.2.3 Application Curves
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
      2. 8.4.2 Layout Example
  10. TIOL221 Registers
  11. 10Device and Documentation Support
    1. 10.1 Documentation Support
      1. 10.1.1 Related Documentation
    2. 10.2 Receiving Notification of Documentation Updates
    3. 10.3 Support Resources
    4. 10.4 Trademarks
    5. 10.5 Electrostatic Discharge Caution
    6. 10.6 Glossary
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information
    1. 12.1 Mechanical Data

Electrical Characteristics

Over recommended operating conditions and recommended free-air temperature range (unless otherwise noted). Typical values are at L+ = 24V, VVCC_IN = 3.3V, VVCC_OUT = 3.3V and TA = 25 ℃ unless otherwise specified.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
POWER SUPPLIES (LP)
I(LP-SHDN) Supply quiescent current in shutdown mode CQ TX and RX, DO and DI are disabled. No load on VOUT. SPI mode only 1.2 2.1 mA
I(LP-RX-ONLY) Supply current when only inputs are enabled CQ and DO are disabled. CQ RX and DI are enabled. No load on VOUT.
RSETx >= 10kΩ
CQ and DO are disabled. CQ RX and DI are enabled. No load on VOUT 1.4 2.5 mA
I(LP-CQ/DO) Additional quiescent supply current when CQ driver or DO is enabled. No load on CQ/DO RSETx >= 10kΩ 2.5 4.5 mA
V(LP-UVLO) LP under voltage lockout LP falling; NFAULT = Hi-Z LP falling; NFAULT = Hi-Z 6 6.3 V
V(LP-UVLO) LP under voltage lockout LP rising; NFAULT = LOW LP rising; NFAULT = LOW 6.5 6.8 V
V(LP-UVLO,HYS) LP under voltage hysteresis Rising to falling threshold Rising to falling threshold 200 mV
V(LPW) LP undervoltage warning LP falling 14 16 18 V
V(LPW-HYS) LP undervoltage warning hysteresis 530 mV
V5_IN
V5_IN(UVLO,F) Falling UVLO level for V5_IN V5_IN Falling 3.4 3.5 3.6 V
V5_IN(UVLO,R) Rising UVLO level for V5_IN V5_IN Rising 3.7 3.8 4.0 V
I5_IN Input supply current at 5V_IN  CQ and DO disabled, No load on VOUT 0.15 1 mA
LINEAR REGULATOR (VOUT)
V(VOUT) Voltage regulator output VOUT set to 5V 4.75 5 5.25 V
VOUT set to 3.3V 3.13 3.3 3.46 V
LINEREGVOUT Line regulation (dV(VOUT)/dV(LP)) I(VCC_OUT) = 1mA
V(LP) = 7V to 36V (VOUT = 5V)
V(LP) = 7V to 36V OR V5IN = 4.5 to 5.5V (VOUT = 3.3V)
1.7 mV/V
LOADREGVOUT Load regulation (dV(VOUT)/V(OUT)) V(LP) = 24V for VOUT=5V
V(LP) = 24V or V5IN= 5V for VOUT=3.3V
I(VCC_OUT) = 100 µA to 20mA
1 %
PSSR Power Supply Rejection Ratio 100kHz, I(VCC_OUT) = 20 mA 40 dB
DRIVER OUTPUT (CQ, DO)
RDSON-HS High-side driver on-resistance ILOAD = 200mA, Current Limit = 300mA 2.5 4.5
RDSON-LS Low-side driver on-resistance ILOAD = 200mA, Current Limit = 300mA 2.5 4.5
IO(LIM) Driver output current limit SPI/PIN = LOW 
V(DRIVER)= (VLP - 3) V or 3V, 
RSETx = 110kΩ 35 55 70 mA
RSETx = 10kΩ 300 350 400 mA

RSETx = 0 to 5kΩ
 
500 mA

RSETx = OPEN
 
260 330 400 mA
IO(LIM) Driver output current limit SPI/PIN = HIGH,
V(DRIVER)= (VLP - 3) V or 3V, 
3h[7:6]= 0h 35 60 75 mA
3h[7:6]= 1h 50 75 95 mA
3h[7:6]= 2h 100 140 175 mA
3h[7:6]= 3h 150 190 260 mA
3h[7:6]= 4h 200 230 330 mA
3h[7:6] = 5h 250 290 410 mA
3h[7:6] = 6h 300 350 485 mA
3h[7:6]= 7h 500 700 mA
IOZ(CQ) CQ leakage EN1 = LOW, 0 ≤ V(CQ) ≤ (V(LP) - 0.1V) –2 2 µA
ILLM(CQ) CQ load discharge current EN1 = LOW, RSET1 = 0 to 5kΩ (1), V(CQ) >= 5V 5 8.5  15 mA
ILLM(DO) DO load discharge current EN2 = LOW, RSET2  = 0 to 5kΩ; V(DO) >= 5V 5 8.5  15 mA
IPU-DO DO driver weak pull-up current  SPI/PIN=HIGH, EN2=LOW,  TX2=HIGH, RSET2: 10kΩ to 110 kΩ  AND Weak pull-up enabled (SPI mode only)
0 ≤ V(DO) ≤ (V(LP) - 2V)
40 50 80 µA
IPD-DO DO driver weak pull-down current (SPI/PIN=HIGH, EN2=LOW, TX2=LOW, RSET2: 10kΩ to 110 kΩ 
 AND Weak pull-up enabled (SPI mode only)
2 ≤ V(DO) ≤ V(LP) 40 50 80 µA
IPU-CQ CQ driver weak pull-up current  Driver disabled, Weak pull-up enabled (SPI mode)
 
0 ≤ V(CQ) ≤ (V(LP) - 2V) 40 50 80 µA
IPD-CQ CQ driver weak pull-down current Driver disabled, Weak pull-down enabled (SPI mode) 2 ≤ V(CQ) ≤ V(LP)  40 50 80 µA
RECEIVER INPUT (CQ, DI)
V(THH) Input threshold “H” V(L+) > 18V, EN= LOW 10.5 13 V
V(THL) Input threshold “L" 8 11.5 V
V(HYS) Receiver Hysteresis
(V(THH) - V(THL))
0.75 V
V(THH) Input threshold “H” V(L+) < 18V, EN= LOW See Note (2) See Note (3) V
V(THL) Input threshold “L" V(L+) < 18V, EN= LOW See Note (4) See Note (5) V
V(HYS) Receiver Hysteresis
(V(THH) - V(THL))
0.75 V
CIN-CQ CQ input capacitance CQ driver disabled, weak pull-up/pull-down disabled, f =100kHz 150 pF
CIN-DI DI input capacitance  f =100kHz  100 pF
IPU-DI DI weak pull-up current  SPI Mode, Weak pull-up enabled on DI pin
0 ≤ V(DI) ≤ (V(LP) - 2V)
40 50 80 µA
IPD-DI DI weak pull-down current SPI Mode, Weak pull-down enabled on DI pin 0 ≤ V(DI) ≤ (V(LP) - 2V) 40 50 80 µA
LOGIC-LEVEL INPUTS (CS/PP, SCK, SDI/NPN, SPI/PIN, EN1, EN2, TX1, TX2, VSEL)
VIL Input logic low voltage 0.3*VOUT V
VIH Input logic high voltage 0.7*VOUT V
RPD Pull-down resistance at EN1, EN2, SDI/NPN, SCK 100
RPU Pull-up resistance at TX1, TX2, , CS/PP, SPI/PIN 100
RPU Pull-up resistance at VSEL 1000
LOGIC-LEVEL OUTPUTS (WU, SDO/NFLT2, INT/NFLT1, RX1, RX2, RESET)
VOH Output logic high voltage RX1, RX2, SDO IO = 4mA IO = 4 mA VOUT-0.5 V
VOL Output logic low voltage IO = 4 mA 0.4 V
IOZ Output high impedance leakage at NFLT1, NFLT2, WU, RESET Output in Hi-Z, VO = 0V or VCC_IN/OUT –1 1 µA
PROTECTION CIRCUITS
T(WRN) Thermal warning Die temperature TJ 125 °C
T(SDN) Thermal shutdown 150 160 °C
T(HYS) Thermal hysteresis for shutdown 14 °C
T(WRN) Thermal hysteresis for warning Die temperature TJ Die temperature TJ 14 °C
IREV CQ Leakage current in reverse polarity  EN=LOW, TX=x; LP= 24V  VCQ = (V(LP) -36V) OR   V(CQ) = (V(LP) +36V) 60 µA
EN=LOW, TX=x; LP= 24V  VCQ = (V(LP) -65V) OR   V(CQ) = 65V 110 µA
EN = HIGH, TX = LOW; V(CQ to LP) = 3V, RSET  >= 10kΩ 650 µA
EN = HIGH, TX = HIGH; V(CQ to LM) = -3V 10 µA
Current fault indication and current fault auto recovery will be de-activated.
VTHH (min) = 5V + (11/18) [V(L+) - 8V]
VTHH (max) = 6.5V + (13/18) [V(L+) - 8V]
VTHL (min) = 4V + (8/18) [V(L+) -8V]
VTHL (max) = 6V + (11/18) [V(L+) -8V]