SLLSFY7 November   2025 ISOW6441 , ISOW6442

ADVANCE INFORMATION  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Power Ratings
    6. 5.6  Insulation Specifications
    7. 5.7  Safety-Related Certifications
    8. 5.8  Safety Limiting Values
    9. 5.9  Electrical Characteristics - Power Converter
    10. 5.10 Supply Current Characteristics - Power Converter
    11. 5.11 Electrical Characteristics Channel Isolator - VDD = 5V, VDDL = 5V, VISO=5V
    12. 5.12 Supply Current Characteristics Channel Isolator - VDD, VDDL = 5V, VISO = 5V
    13. 5.13 Electrical Characteristics Channel Isolator - VDD = 5V, VDDL = 5V, VISO=3.3V
    14. 5.14 Supply Current Characteristics Channel Isolator - VDD, VDDL = 5V, VISO = 3.3V
    15. 5.15 Electrical Characteristics Channel Isolator - VDD = 3.3V, VDDL = 3.3V, VISO = 3.3V
    16. 5.16 Supply Current Characteristics Channel Isolator - VDD, VDDL = 3.3V, VISO = 3.3V
    17. 5.17 Electrical Characteristics Channel Isolator - VDDL = 2.5V
    18. 5.18 Supply Current Characteristics Channel Isolator - VDDL = 2.5V
    19. 5.19 Switching Characteristics - VDDL = 5V, VISO = 5V
    20. 5.20 Switching Characteristics - VDDL = 3.3V, VISO = 3.3V
    21. 5.21 Switching Characteristics - VDDL = 2.5V, VISO = 5V
    22. 5.22 Switching Characteristics - VDDL = 2.5V, VISO = 3.3V
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
      1. 7.1.1 Power Isolation
      2. 7.1.2 Signal Isolation
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Electromagnetic Compatibility (EMC) Considerations
      2. 7.3.2 Power-Up and Power-Down Behavior
      3. 7.3.3 Protection Features
    4. 7.4 Device Functional Modes
      1. 7.4.1 Device I/O Schematics
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
    3. 8.3 Power Supply Recommendations
    4. 8.4 Layout
      1. 8.4.1 Layout Guidelines
        1. 8.4.1.1 PCB Material
      2. 8.4.2 Layout Example
  10. Device and Documentation Support
    1. 9.1 Device Support
      1. 9.1.1 Development Support
    2. 9.2 Documentation Support
      1. 9.2.1 Related Documentation
    3. 9.3 Receiving Notification of Documentation Updates
    4. 9.4 Support Resources
    5. 9.5 Trademarks
    6. 9.6 Electrostatic Discharge Caution
    7. 9.7 Glossary
  11. 10Revision History
  12. 11Mechanical, Packaging, and Orderable Information
    1.     PACKAGE OPTION ADDENDUM
    2. 11.1 Tape and Reel Information

Electromagnetic Compatibility (EMC) Considerations

The ISOW644x devices use emissions reduction schemes for the internal oscillator and advanced internal layout scheme to minimize radiated emissions at the system level.

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4x and CISPR 32. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISOW644x device incorporate many chip-level design improvements for overall system robustness. Some of these improvements include:

  • Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
  • Low-resistance connectivity of ESD cells to supply and ground pins.
  • Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
  • Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
  • PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
  • Reduced common mode currents across the isolation barrier by providing purely differential internal operation.
  • Power path and signal path separated to minimize internal high frequency coupling and allowing for an external filtering knob using ferrite beads available to further reduce emissions

  • Reduced power converter switching frequency to 25Mhz to reduce strength of high frequency components in emissions spectrum